blob: 5576dbf2a2d4906d92a4560f96e1269a5dde4947 [file] [log] [blame]
Macpaul Lin6cc62982011-09-26 17:44:34 +08001/*
2 * (C) Copyright 2011 Andes Technology Corp
3 * Macpaul Lin <macpaul@andestech.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Macpaul Lin6cc62982011-09-26 17:44:34 +08006 */
7
8/*
9 * DWCDDR21MCTL - Synopsys DWC DDR2/DDR1 Memory Controller
10 */
11#ifndef __DWCDDR21MCTL_H
12#define __DWCDDR21MCTL_H
13
14#ifndef __ASSEMBLY__
15struct dwcddr21mctl {
16 unsigned int ccr; /* Controller Configuration */
17 unsigned int dcr; /* DRAM Configuration */
18 unsigned int iocr; /* I/O Configuration */
19 unsigned int csr; /* Controller Status */
20 unsigned int drr; /* DRAM refresh */
21 unsigned int tpr0; /* SDRAM Timing Parameters 0 */
22 unsigned int tpr1; /* SDRAM Timing Parameters 1 */
23 unsigned int tpr2; /* SDRAM Timing Parameters 2 */
24 unsigned int gdllcr; /* Global DLL Control */
25 unsigned int dllcr[10]; /* DLL Control */
26 unsigned int rslr[4]; /* Rank System Lantency */
27 unsigned int rdgr[4]; /* Rank DQS Gating */
28 unsigned int dqtr[9]; /* DQ Timing */
29 unsigned int dqstr; /* DQS Timing */
30 unsigned int dqsbtr; /* DQS_b Timing */
31 unsigned int odtcr; /* ODT Configuration */
32 unsigned int dtr[2]; /* Data Training */
33 unsigned int dtar; /* Data Training Address */
34 unsigned int rsved[82]; /* Reserved */
35 unsigned int mr; /* Mode Register */
36 unsigned int emr; /* Extended Mode Register */
37 unsigned int emr2; /* Extended Mode Register 2 */
38 unsigned int emr3; /* Extended Mode Register 3 */
39 unsigned int hpcr[32]; /* Host Port Configurarion */
40 unsigned int pqcr[8]; /* Priority Queue Configuration */
41 unsigned int mmgcr; /* Memory Manager General Config */
42};
43#endif /* __ASSEMBLY__ */
44
45/*
46 * Control Configuration Register
47 */
48#define DWCDDR21MCTL_CCR_ECCEN(x) ((x) << 0)
49#define DWCDDR21MCTL_CCR_NOMRWR(x) ((x) << 1)
50#define DWCDDR21MCTL_CCR_HOSTEN(x) ((x) << 2)
51#define DWCDDR21MCTL_CCR_XBISC(x) ((x) << 3)
52#define DWCDDR21MCTL_CCR_NOAPD(x) ((x) << 4)
53#define DWCDDR21MCTL_CCR_RRB(x) ((x) << 13)
54#define DWCDDR21MCTL_CCR_DQSCFG(x) ((x) << 14)
55#define DWCDDR21MCTL_CCR_DFTLM(x) (((x) & 0x3) << 15)
56#define DWCDDR21MCTL_CCR_DFTCMP(x) ((x) << 17)
57#define DWCDDR21MCTL_CCR_FLUSH(x) ((x) << 27)
58#define DWCDDR21MCTL_CCR_ITMRST(x) ((x) << 28)
59#define DWCDDR21MCTL_CCR_IB(x) ((x) << 29)
60#define DWCDDR21MCTL_CCR_DTT(x) ((x) << 30)
61#define DWCDDR21MCTL_CCR_IT(x) ((x) << 31)
62
63/*
64 * DRAM Configuration Register
65 */
66#define DWCDDR21MCTL_DCR_DDRMD(x) ((x) << 0)
67#define DWCDDR21MCTL_DCR_DIO(x) (((x) & 0x3) << 1)
68#define DWCDDR21MCTL_DCR_DSIZE(x) (((x) & 0x7) << 3)
69#define DWCDDR21MCTL_DCR_SIO(x) (((x) & 0x7) << 6)
70#define DWCDDR21MCTL_DCR_PIO(x) ((x) << 9)
71#define DWCDDR21MCTL_DCR_RANKS(x) (((x) & 0x3) << 10)
72#define DWCDDR21MCTL_DCR_RNKALL(x) ((x) << 12)
73#define DWCDDR21MCTL_DCR_AMAP(x) (((x) & 0x3) << 13)
74#define DWCDDR21MCTL_DCR_RANK(x) (((x) & 0x3) << 25)
75#define DWCDDR21MCTL_DCR_CMD(x) (((x) & 0xf) << 27)
76#define DWCDDR21MCTL_DCR_EXE(x) ((x) << 31)
77
78/*
79 * I/O Configuration Register
80 */
81#define DWCDDR21MCTL_IOCR_RTT(x) (((x) & 0xf) << 0)
82#define DWCDDR21MCTL_IOCR_DS(x) (((x) & 0xf) << 4)
83#define DWCDDR21MCTL_IOCR_TESTEN(x) ((x) << 0x8)
84#define DWCDDR21MCTL_IOCR_RTTOH(x) (((x) & 0x7) << 26)
85#define DWCDDR21MCTL_IOCR_RTTOE(x) ((x) << 29)
86#define DWCDDR21MCTL_IOCR_DQRTT(x) ((x) << 30)
87#define DWCDDR21MCTL_IOCR_DQSRTT(x) ((x) << 31)
88
89/*
90 * Controller Status Register
91 */
92#define DWCDDR21MCTL_CSR_DRIFT(x) (((x) & 0x3ff) << 0)
93#define DWCDDR21MCTL_CSR_DFTERR(x) ((x) << 18)
94#define DWCDDR21MCTL_CSR_ECCERR(x) ((x) << 19)
95#define DWCDDR21MCTL_CSR_DTERR(x) ((x) << 20)
96#define DWCDDR21MCTL_CSR_DTIERR(x) ((x) << 21)
97#define DWCDDR21MCTL_CSR_ECCSEC(x) ((x) << 22)
98
99/*
100 * DRAM Refresh Register
101 */
102#define DWCDDR21MCTL_DRR_TRFC(x) (((x) & 0xff) << 0)
103#define DWCDDR21MCTL_DRR_TRFPRD(x) (((x) & 0xffff) << 8)
104#define DWCDDR21MCTL_DRR_RFBURST(x) (((x) & 0xf) << 24)
105#define DWCDDR21MCTL_DRR_RD(x) ((x) << 31)
106
107/*
108 * SDRAM Timing Parameters Register 0
109 */
110#define DWCDDR21MCTL_TPR0_TMRD(x) (((x) & 0x3) << 0)
111#define DWCDDR21MCTL_TPR0_TRTP(x) (((x) & 0x7) << 2)
112#define DWCDDR21MCTL_TPR0_TWTR(x) (((x) & 0x7) << 5)
113#define DWCDDR21MCTL_TPR0_TRP(x) (((x) & 0xf) << 8)
114#define DWCDDR21MCTL_TPR0_TRCD(x) (((x) & 0xf) << 12)
115#define DWCDDR21MCTL_TPR0_TRAS(x) (((x) & 0x1f) << 16)
116#define DWCDDR21MCTL_TPR0_TRRD(x) (((x) & 0xf) << 21)
117#define DWCDDR21MCTL_TPR0_TRC(x) (((x) & 0x3f) << 25)
118#define DWCDDR21MCTL_TPR0_TCCD(x) ((x) << 31)
119
120/*
121 * SDRAM Timing Parameters Register 1
122 */
123#define DWCDDR21MCTL_TPR1_TAOND(x) (((x) & 0x3) << 0)
124#define DWCDDR21MCTL_TPR1_TRTW(x) ((x) << 2)
125#define DWCDDR21MCTL_TPR1_TFAW(x) (((x) & 0x3f) << 3)
126#define DWCDDR21MCTL_TPR1_TRNKRTR(x) (((x) & 0x3) << 12)
127#define DWCDDR21MCTL_TPR1_TRNKWTW(x) (((x) & 0x3) << 14)
128#define DWCDDR21MCTL_TPR1_XCL(x) (((x) & 0xf) << 23)
129#define DWCDDR21MCTL_TPR1_XWR(x) (((x) & 0xf) << 27)
130#define DWCDDR21MCTL_TPR1_XTP(x) ((x) << 31)
131
132/*
133 * SDRAM Timing Parameters Register 2
134 */
135#define DWCDDR21MCTL_TPR2_TXS(x) (((x) & 0x3ff) << 0)
136#define DWCDDR21MCTL_TPR2_TXP(x) (((x) & 0x1f) << 10)
137#define DWCDDR21MCTL_TPR2_TCKE(x) (((x) & 0xf) << 15)
138
139/*
140 * Global DLL Control Register
141 */
142#define DWCDDR21MCTL_GDLLCR_DRES(x) (((x) & 0x3) << 0)
143#define DWCDDR21MCTL_GDLLCR_IPUMP(x) (((x) & 0x7) << 2)
144#define DWCDDR21MCTL_GDLLCR_TESTEN(x) ((x) << 5)
145#define DWCDDR21MCTL_GDLLCR_DTC(x) (((x) & 0x7) << 6)
146#define DWCDDR21MCTL_GDLLCR_ATC(x) (((x) & 0x3) << 9)
147#define DWCDDR21MCTL_GDLLCR_TESTSW(x) ((x) << 11)
148#define DWCDDR21MCTL_GDLLCR_MBIAS(x) (((x) & 0xff) << 12)
149#define DWCDDR21MCTL_GDLLCR_SBIAS(x) (((x) & 0xff) << 20)
150#define DWCDDR21MCTL_GDLLCR_LOCKDET(x) ((x) << 29)
151
152/*
153 * DLL Control Register 0-9
154 */
155#define DWCDDR21MCTL_DLLCR_SFBDLY(x) (((x) & 0x7) << 0)
156#define DWCDDR21MCTL_DLLCR_SFWDLY(x) (((x) & 0x7) << 3)
157#define DWCDDR21MCTL_DLLCR_MFBDLY(x) (((x) & 0x7) << 6)
158#define DWCDDR21MCTL_DLLCR_MFWDLY(x) (((x) & 0x7) << 9)
159#define DWCDDR21MCTL_DLLCR_SSTART(x) (((x) & 0x3) << 12)
160#define DWCDDR21MCTL_DLLCR_PHASE(x) (((x) & 0xf) << 14)
161#define DWCDDR21MCTL_DLLCR_ATESTEN(x) ((x) << 18)
162#define DWCDDR21MCTL_DLLCR_DRSVD(x) ((x) << 19)
163#define DWCDDR21MCTL_DLLCR_DD(x) ((x) << 31)
164
165/*
166 * Rank System Lantency Register
167 */
168#define DWCDDR21MCTL_RSLR_SL0(x) (((x) & 0x7) << 0)
169#define DWCDDR21MCTL_RSLR_SL1(x) (((x) & 0x7) << 3)
170#define DWCDDR21MCTL_RSLR_SL2(x) (((x) & 0x7) << 6)
171#define DWCDDR21MCTL_RSLR_SL3(x) (((x) & 0x7) << 9)
172#define DWCDDR21MCTL_RSLR_SL4(x) (((x) & 0x7) << 12)
173#define DWCDDR21MCTL_RSLR_SL5(x) (((x) & 0x7) << 15)
174#define DWCDDR21MCTL_RSLR_SL6(x) (((x) & 0x7) << 18)
175#define DWCDDR21MCTL_RSLR_SL7(x) (((x) & 0x7) << 21)
176#define DWCDDR21MCTL_RSLR_SL8(x) (((x) & 0x7) << 24)
177
178/*
179 * Rank DQS Gating Register
180 */
181#define DWCDDR21MCTL_RDGR_DQSSEL0(x) (((x) & 0x3) << 0)
182#define DWCDDR21MCTL_RDGR_DQSSEL1(x) (((x) & 0x3) << 2)
183#define DWCDDR21MCTL_RDGR_DQSSEL2(x) (((x) & 0x3) << 4)
184#define DWCDDR21MCTL_RDGR_DQSSEL3(x) (((x) & 0x3) << 6)
185#define DWCDDR21MCTL_RDGR_DQSSEL4(x) (((x) & 0x3) << 8)
186#define DWCDDR21MCTL_RDGR_DQSSEL5(x) (((x) & 0x3) << 10)
187#define DWCDDR21MCTL_RDGR_DQSSEL6(x) (((x) & 0x3) << 12)
188#define DWCDDR21MCTL_RDGR_DQSSEL7(x) (((x) & 0x3) << 14)
189#define DWCDDR21MCTL_RDGR_DQSSEL8(x) (((x) & 0x3) << 16)
190
191/*
192 * DQ Timing Register
193 */
194#define DWCDDR21MCTL_DQTR_DQDLY0(x) (((x) & 0xf) << 0)
195#define DWCDDR21MCTL_DQTR_DQDLY1(x) (((x) & 0xf) << 4)
196#define DWCDDR21MCTL_DQTR_DQDLY2(x) (((x) & 0xf) << 8)
197#define DWCDDR21MCTL_DQTR_DQDLY3(x) (((x) & 0xf) << 12)
198#define DWCDDR21MCTL_DQTR_DQDLY4(x) (((x) & 0xf) << 16)
199#define DWCDDR21MCTL_DQTR_DQDLY5(x) (((x) & 0xf) << 20)
200#define DWCDDR21MCTL_DQTR_DQDLY6(x) (((x) & 0xf) << 24)
201#define DWCDDR21MCTL_DQTR_DQDLY7(x) (((x) & 0xf) << 28)
202
203/*
204 * DQS Timing Register
205 */
206#define DWCDDR21MCTL_DQSTR_DQSDLY0(x) (((x) & 0x7) << 0)
207#define DWCDDR21MCTL_DQSTR_DQSDLY1(x) (((x) & 0x7) << 3)
208#define DWCDDR21MCTL_DQSTR_DQSDLY2(x) (((x) & 0x7) << 6)
209#define DWCDDR21MCTL_DQSTR_DQSDLY3(x) (((x) & 0x7) << 9)
210#define DWCDDR21MCTL_DQSTR_DQSDLY4(x) (((x) & 0x7) << 12)
211#define DWCDDR21MCTL_DQSTR_DQSDLY5(x) (((x) & 0x7) << 15)
212#define DWCDDR21MCTL_DQSTR_DQSDLY6(x) (((x) & 0x7) << 18)
213#define DWCDDR21MCTL_DQSTR_DQSDLY7(x) (((x) & 0x7) << 21)
214#define DWCDDR21MCTL_DQSTR_DQSDLY8(x) (((x) & 0x7) << 24)
215
216/*
217 * DQS_b (DQSBTR) Timing Register
218 */
219#define DWCDDR21MCTL_DQSBTR_DQSDLY0(x) (((x) & 0x7) << 0)
220#define DWCDDR21MCTL_DQSBTR_DQSDLY1(x) (((x) & 0x7) << 3)
221#define DWCDDR21MCTL_DQSBTR_DQSDLY2(x) (((x) & 0x7) << 6)
222#define DWCDDR21MCTL_DQSBTR_DQSDLY3(x) (((x) & 0x7) << 9)
223#define DWCDDR21MCTL_DQSBTR_DQSDLY4(x) (((x) & 0x7) << 12)
224#define DWCDDR21MCTL_DQSBTR_DQSDLY5(x) (((x) & 0x7) << 15)
225#define DWCDDR21MCTL_DQSBTR_DQSDLY6(x) (((x) & 0x7) << 18)
226#define DWCDDR21MCTL_DQSBTR_DQSDLY7(x) (((x) & 0x7) << 21)
227#define DWCDDR21MCTL_DQSBTR_DQSDLY8(x) (((x) & 0x7) << 24)
228
229/*
230 * ODT Configuration Register
231 */
232#define DWCDDR21MCTL_ODTCR_RDODT0(x) (((x) & 0xf) << 0)
233#define DWCDDR21MCTL_ODTCR_RDODT1(x) (((x) & 0xf) << 4)
234#define DWCDDR21MCTL_ODTCR_RDODT2(x) (((x) & 0xf) << 8)
235#define DWCDDR21MCTL_ODTCR_RDODT3(x) (((x) & 0xf) << 12)
236#define DWCDDR21MCTL_ODTCR_WDODT0(x) (((x) & 0xf) << 16)
237#define DWCDDR21MCTL_ODTCR_WDODT1(x) (((x) & 0xf) << 20)
238#define DWCDDR21MCTL_ODTCR_WDODT2(x) (((x) & 0xf) << 24)
239#define DWCDDR21MCTL_ODTCR_WDODT3(x) (((x) & 0xf) << 28)
240
241/*
242 * Data Training Register
243 */
244#define DWCDDR21MCTL_DTR0_DTBYTE0(x) (((x) & 0xff) << 0) /* def: 0x11 */
245#define DWCDDR21MCTL_DTR0_DTBYTE1(x) (((x) & 0xff) << 8) /* def: 0xee */
246#define DWCDDR21MCTL_DTR0_DTBYTE2(x) (((x) & 0xff) << 16) /* def: 0x22 */
247#define DWCDDR21MCTL_DTR0_DTBYTE3(x) (((x) & 0xff) << 24) /* def: 0xdd */
248
249#define DWCDDR21MCTL_DTR1_DTBYTE4(x) (((x) & 0xff) << 0) /* def: 0x44 */
250#define DWCDDR21MCTL_DTR1_DTBYTE5(x) (((x) & 0xff) << 8) /* def: 0xbb */
251#define DWCDDR21MCTL_DTR1_DTBYTE6(x) (((x) & 0xff) << 16) /* def: 0x88 */
252#define DWCDDR21MCTL_DTR1_DTBYTE7(x) (((x) & 0xff) << 24) /* def: 0x77 */
253
254/*
255 * Data Training Address Register
256 */
257#define DWCDDR21MCTL_DTAR_DTCOL(x) (((x) & 0xfff) << 0)
258#define DWCDDR21MCTL_DTAR_DTROW(x) (((x) & 0xffff) << 12)
259#define DWCDDR21MCTL_DTAR_DTBANK(x) (((x) & 0x7) << 28)
260
261/*
262 * Mode Register
263 */
264#define DWCDDR21MCTL_MR_BL(x) (((x) & 0x7) << 0)
265#define DWCDDR21MCTL_MR_BT(x) ((x) << 3)
266#define DWCDDR21MCTL_MR_CL(x) (((x) & 0x7) << 4)
267#define DWCDDR21MCTL_MR_TM(x) ((x) << 7)
268#define DWCDDR21MCTL_MR_DR(x) ((x) << 8)
269#define DWCDDR21MCTL_MR_WR(x) (((x) & 0x7) << 9)
270#define DWCDDR21MCTL_MR_PD(x) ((x) << 12)
271
272/*
273 * Extended Mode register
274 */
275#define DWCDDR21MCTL_EMR_DE(x) ((x) << 0)
276#define DWCDDR21MCTL_EMR_ODS(x) ((x) << 1)
277#define DWCDDR21MCTL_EMR_RTT2(x) ((x) << 2)
278#define DWCDDR21MCTL_EMR_AL(x) (((x) & 0x7) << 3)
279#define DWCDDR21MCTL_EMR_RTT6(x) ((x) << 6)
280#define DWCDDR21MCTL_EMR_OCD(x) (((x) & 0x7) << 7)
281#define DWCDDR21MCTL_EMR_DQS(x) ((x) << 10)
282#define DWCDDR21MCTL_EMR_RDQS(x) ((x) << 11)
283#define DWCDDR21MCTL_EMR_OE(x) ((x) << 12)
284
285#define EMR_RTT2(x) DWCDDR21MCTL_EMR_RTT2(x)
286#define EMR_RTT6(x) DWCDDR21MCTL_EMR_RTT6(x)
287
288#define DWCDDR21MCTL_EMR_RTT_DISABLED (EMR_RTT6(0) | EMR_RTT2(0))
289#define DWCDDR21MCTL_EMR_RTT_75 (EMR_RTT6(0) | EMR_RTT2(1))
290#define DWCDDR21MCTL_EMR_RTT_150 (EMR_RTT6(1) | EMR_RTT2(0))
291#define DWCDDR21MCTL_EMR_RTT_50 (EMR_RTT6(1) | EMR_RTT2(1))
292
293/*
294 * Extended Mode register 2
295 */
296#define DWCDDR21MCTL_EMR2_PASR(x) (((x) & 0x7) << 0)
297#define DWCDDR21MCTL_EMR2_DCC(x) ((x) << 3)
298#define DWCDDR21MCTL_EMR2_SRF(x) ((x) << 7)
299
300/*
301 * Extended Mode register 3: [15:0] reserved for JEDEC.
302 */
303
304/*
305 * Host port Configuration register 0-31
306 */
307#define DWCDDR21MCTL_HPCR_HPBL(x) (((x) & 0xf) << 0)
308
309/*
310 * Priority Queue Configuration register 0-7
311 */
312#define DWCDDR21MCTL_HPCR_TOUT(x) (((x) & 0xf) << 0)
313#define DWCDDR21MCTL_HPCR_TOUTX(x) (((x) & 0x3) << 8)
314#define DWCDDR21MCTL_HPCR_LPQS(x) (((x) & 0x3) << 10)
315#define DWCDDR21MCTL_HPCR_PQBL(x) (((x) & 0xff) << 12)
316#define DWCDDR21MCTL_HPCR_SWAIT(x) (((x) & 0x1f) << 20)
317#define DWCDDR21MCTL_HPCR_INTRPT(x) (((x) & 0x7) << 25)
318#define DWCDDR21MCTL_HPCR_APQS(x) ((x) << 28)
319
320/*
321 * Memory Manager General Configuration register
322 */
323#define DWCDDR21MCTL_MMGCR_UHPP(x) (((x) & 0x3) << 0)
324
325#endif /* __DWCDDR21MCTL_H */