blob: 2b82bd82eb7da03d894037c434ec2910195a949c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marian Balakowicz513b4a12005-10-11 19:09:42 +02002/*
3 * (C) Copyright 2005
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowicz513b4a12005-10-11 19:09:42 +02005 */
6
7/*
8 * TQM8349 board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Marian Balakowicz513b4a12005-10-11 19:09:42 +020014/*
15 * High Level Configuration Options
16 */
17#define CONFIG_E300 1 /* E300 Family */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020018
Mike Williamsbf895ad2011-07-22 04:01:30 +000019/* IMMR Base Address Register, use Freescale default: 0xff400000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020#define CONFIG_SYS_IMMR 0xff400000
Marian Balakowicz513b4a12005-10-11 19:09:42 +020021
22/* System clock. Primary input clock when in PCI host mode */
23#define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
24
25/*
26 * Local Bus LCRR
27 * LCRR: DLL bypass, Clock divider is 8
28 *
29 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
30 *
31 * External Local Bus rate is
32 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
33 */
Kim Phillips328040a2009-09-25 18:19:44 -050034#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
35#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Marian Balakowicz513b4a12005-10-11 19:09:42 +020036
37/* board pre init: do not call, nothing to do */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020038
39/* detect the number of flash banks */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020040
41/*
42 * DDR Setup
43 */
Joe Hershberger13fccc02011-10-11 23:57:22 -050044 /* DDR is system memory*/
45#define CONFIG_SYS_DDR_BASE 0x00000000
46#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger13fccc02011-10-11 23:57:22 -050048#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
49#undef CONFIG_DDR_ECC /* only for ECC DDR module */
50#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020051
Joe Hershberger13fccc02011-10-11 23:57:22 -050052#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
54#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowicz513b4a12005-10-11 19:09:42 +020055
56/*
57 * FLASH on the Local Bus
58 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#undef CONFIG_SYS_FLASH_CHECKSUM
60#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
61#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
Joe Hershberger13fccc02011-10-11 23:57:22 -050062#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020063
64/*
65 * FLASH bank number detection
66 */
67
68/*
Joe Hershberger13fccc02011-10-11 23:57:22 -050069 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
70 * Flash banks has to be determined at runtime and stored in a gloabl variable
71 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
72 * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
73 * flash_info, and should be made sufficiently large to accomodate the number
74 * of banks that might actually be detected. Since most (all?) Flash related
75 * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
76 * the board, it is defined as tqm834x_num_flash_banks.
Marian Balakowicz513b4a12005-10-11 19:09:42 +020077 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
Marian Balakowicz513b4a12005-10-11 19:09:42 +020079
Joe Hershberger13fccc02011-10-11 23:57:22 -050080#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020081
82/* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
Joe Hershberger13fccc02011-10-11 23:57:22 -050083#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
84 | BR_MS_GPCM \
85 | BR_PS_32 \
86 | BR_V)
Marian Balakowicz513b4a12005-10-11 19:09:42 +020087
88/* FLASH timing (0x0000_0c54) */
Joe Hershberger13fccc02011-10-11 23:57:22 -050089#define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
90 | OR_GPCM_ACS_DIV4 \
91 | OR_GPCM_SCY_5 \
92 | OR_GPCM_TRLX)
Marian Balakowicz513b4a12005-10-11 19:09:42 +020093
Joe Hershbergerf05b9332011-10-11 23:57:30 -050094#define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020095
Joe Hershberger13fccc02011-10-11 23:57:22 -050096#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
97 | CONFIG_SYS_OR_TIMING_FLASH)
Marian Balakowicz513b4a12005-10-11 19:09:42 +020098
Joe Hershbergerf05b9332011-10-11 23:57:30 -050099#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200100
Joe Hershberger13fccc02011-10-11 23:57:22 -0500101 /* Window base at flash base */
102#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200103
104/* disable remaining mappings */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_BR1_PRELIM 0x00000000
106#define CONFIG_SYS_OR1_PRELIM 0x00000000
107#define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
108#define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_BR2_PRELIM 0x00000000
111#define CONFIG_SYS_OR2_PRELIM 0x00000000
112#define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
113#define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_BR3_PRELIM 0x00000000
116#define CONFIG_SYS_OR3_PRELIM 0x00000000
117#define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
118#define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200119
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200120/*
121 * Monitor config
122 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200123#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
Wolfgang Denk95593572009-05-14 23:18:34 +0200126# define CONFIG_SYS_RAMBOOT
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200127#else
Wolfgang Denk95593572009-05-14 23:18:34 +0200128# undef CONFIG_SYS_RAMBOOT
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200129#endif
130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger13fccc02011-10-11 23:57:22 -0500132#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
133#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200134
Joe Hershberger13fccc02011-10-11 23:57:22 -0500135#define CONFIG_SYS_GBL_DATA_OFFSET \
136 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200138
Joe Hershberger13fccc02011-10-11 23:57:22 -0500139 /* Reserve 384 kB = 3 sect. for Mon */
140#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
141 /* Reserve 512 kB for malloc */
142#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200143
144/*
145 * Serial Port
146 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_NS16550_SERIAL
148#define CONFIG_SYS_NS16550_REG_SIZE 1
149#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500152 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
155#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200156
157/*
158 * I2C
159 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200160#define CONFIG_SYS_I2C
161#define CONFIG_SYS_I2C_FSL
162#define CONFIG_SYS_FSL_I2C_SPEED 400000
163#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
164#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200165
166/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500167#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
168#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
169#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
170#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200171
172/* I2C RTC */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500173#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
174#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200175
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200176/*
177 * TSEC
178 */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger13fccc02011-10-11 23:57:22 -0500181#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger13fccc02011-10-11 23:57:22 -0500183#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200184
185#if defined(CONFIG_TSEC_ENET)
186
Kim Phillips177e58f2007-05-16 16:52:19 -0500187#define CONFIG_TSEC1 1
188#define CONFIG_TSEC1_NAME "TSEC0"
189#define CONFIG_TSEC2 1
190#define CONFIG_TSEC2_NAME "TSEC1"
Joe Hershberger13fccc02011-10-11 23:57:22 -0500191#define TSEC1_PHY_ADDR 2
192#define TSEC2_PHY_ADDR 1
193#define TSEC1_PHYIDX 0
194#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500195#define TSEC1_FLAGS TSEC_GIGABIT
196#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200197
198/* Options are: TSEC[0-1] */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500199#define CONFIG_ETHPRIME "TSEC0"
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200200
201#endif /* CONFIG_TSEC_ENET */
202
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200203#if defined(CONFIG_PCI)
204
Joe Hershberger13fccc02011-10-11 23:57:22 -0500205#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200206
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200207/* PCI1 host bridge */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500208#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
209#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
210#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
211#define CONFIG_SYS_PCI1_MMIO_BASE \
212 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
213#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
214#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
215#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
216#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
217#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200218
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200219#undef CONFIG_EEPRO100
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200220#define CONFIG_EEPRO100
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200221#undef CONFIG_TULIP
222
223#if !defined(CONFIG_PCI_PNP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
225 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200226 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200227#endif
228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200230
231#endif /* CONFIG_PCI */
232
233/*
234 * Environment
235 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500236#define CONFIG_ENV_ADDR \
237 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
238#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
239#define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
Wolfgang Denke96877e2009-05-14 23:18:33 +0200240#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
241#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
242
Joe Hershberger13fccc02011-10-11 23:57:22 -0500243#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
244#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200245
Jon Loeligeredccb462007-07-04 22:30:50 -0500246/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500247 * BOOTP options
248 */
249#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500250
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500251/*
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200252 * Miscellaneous configurable options
253 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500254#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200255
Joe Hershberger13fccc02011-10-11 23:57:22 -0500256#undef CONFIG_WATCHDOG /* watchdog disabled */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200257
258/*
259 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700260 * have to be in the first 256 MB of memory, since this is
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200261 * the maximum mapped by the Linux kernel during initialization.
262 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500263 /* Initial Memory map for Linux */
264#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200265
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200267 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
268 HRCWL_DDR_TO_SCB_CLK_1X1 |\
269 HRCWL_CSB_TO_CLKIN_4X1 |\
270 HRCWL_VCO_1X2 |\
271 HRCWL_CORE_TO_CSB_2X1)
272
273#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200275 HRCWH_PCI_HOST |\
276 HRCWH_64_BIT_PCI |\
277 HRCWH_PCI1_ARBITER_ENABLE |\
278 HRCWH_PCI2_ARBITER_DISABLE |\
279 HRCWH_CORE_ENABLE |\
280 HRCWH_FROM_0X00000100 |\
281 HRCWH_BOOTSEQ_DISABLE |\
282 HRCWH_SW_WATCHDOG_DISABLE |\
283 HRCWH_ROM_LOC_LOCAL_16BIT |\
284 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger13fccc02011-10-11 23:57:22 -0500285 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200286#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200288 HRCWH_PCI_HOST |\
289 HRCWH_32_BIT_PCI |\
290 HRCWH_PCI1_ARBITER_ENABLE |\
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200291 HRCWH_PCI2_ARBITER_DISABLE |\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200292 HRCWH_CORE_ENABLE |\
293 HRCWH_FROM_0X00000100 |\
294 HRCWH_BOOTSEQ_DISABLE |\
295 HRCWH_SW_WATCHDOG_DISABLE |\
296 HRCWH_ROM_LOC_LOCAL_16BIT |\
297 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger13fccc02011-10-11 23:57:22 -0500298 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200299#endif
300
Kumar Galae5221432006-01-11 11:12:57 -0600301/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500302#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_SICRL SICRL_LDP_A
Kumar Galae5221432006-01-11 11:12:57 -0600304
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200305/* i-cache and d-cache disabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500307#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
308 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_HID2 HID2_HBE
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200310
Becky Bruce03ea1be2008-05-08 19:02:12 -0500311#define CONFIG_HIGH_BATS 1 /* High BATs supported */
312
Kumar Galad5d94d62006-02-10 15:40:06 -0600313/* DDR 0 - 512M */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500314#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500315 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500316 | BATL_MEMCOHERENCE)
317#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
318 | BATU_BL_256M \
319 | BATU_VS \
320 | BATU_VP)
321#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500322 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500323 | BATL_MEMCOHERENCE)
324#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
325 | BATU_BL_256M \
326 | BATU_VS \
327 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600328
329/* stack in DCACHE @ 512M (no backing mem) */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500330#define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500331 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500332 | BATL_MEMCOHERENCE)
333#define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
334 | BATU_BL_128K \
335 | BATU_VS \
336 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600337
338/* PCI */
Rafal Jaworowski7a1e6be2006-08-18 10:39:11 +0200339#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000340#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershberger13fccc02011-10-11 23:57:22 -0500341#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500342 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500343 | BATL_MEMCOHERENCE)
344#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
345 | BATU_BL_256M \
346 | BATU_VS \
347 | BATU_VP)
348#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500349 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500350 | BATL_MEMCOHERENCE \
351 | BATL_GUARDEDSTORAGE)
352#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
353 | BATU_BL_256M \
354 | BATU_VS \
355 | BATU_VP)
356#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500357 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500358 | BATL_CACHEINHIBIT \
359 | BATL_GUARDEDSTORAGE)
360#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
361 | BATU_BL_16M \
362 | BATU_VS \
363 | BATU_VP)
Rafal Jaworowski7a1e6be2006-08-18 10:39:11 +0200364#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_IBAT3L (0)
366#define CONFIG_SYS_IBAT3U (0)
367#define CONFIG_SYS_IBAT4L (0)
368#define CONFIG_SYS_IBAT4U (0)
369#define CONFIG_SYS_IBAT5L (0)
370#define CONFIG_SYS_IBAT5U (0)
Rafal Jaworowski7a1e6be2006-08-18 10:39:11 +0200371#endif
Kumar Galad5d94d62006-02-10 15:40:06 -0600372
373/* IMMRBAR */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500374#define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500375 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500376 | BATL_CACHEINHIBIT \
377 | BATL_GUARDEDSTORAGE)
378#define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
379 | BATU_BL_1M \
380 | BATU_VS \
381 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600382
383/* FLASH */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500384#define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500385 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500386 | BATL_CACHEINHIBIT \
387 | BATL_GUARDEDSTORAGE)
388#define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
389 | BATU_BL_256M \
390 | BATU_VS \
391 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600392
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
394#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
395#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
396#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
397#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
398#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
399#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
400#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
401#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
402#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
403#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
404#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
405#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
406#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
407#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
408#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kumar Galad5d94d62006-02-10 15:40:06 -0600409
Jon Loeligeredccb462007-07-04 22:30:50 -0500410#if defined(CONFIG_CMD_KGDB)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200411#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200412#endif
413
414/*
415 * Environment Configuration
416 */
417
Joe Hershberger13fccc02011-10-11 23:57:22 -0500418 /* default location for tftp and bootm */
419#define CONFIG_LOADADDR 400000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200420
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200421#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100422 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200423 "echo"
424
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200425#define CONFIG_EXTRA_ENV_SETTINGS \
426 "netdev=eth0\0" \
Wolfgang Denk7c37fa82008-02-14 23:18:01 +0100427 "hostname=tqm834x\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200428 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100429 "nfsroot=${serverip}:${rootpath}\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200430 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100431 "addip=setenv bootargs ${bootargs} " \
432 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
433 ":${hostname}:${netdev}:off panic=1\0" \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500434 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200435 "flash_nfs_old=run nfsargs addip addcons;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100436 "bootm ${kernel_addr}\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200437 "flash_nfs=run nfsargs addip addcons;" \
438 "bootm ${kernel_addr} - ${fdt_addr}\0" \
439 "flash_self_old=run ramargs addip addcons;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100440 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200441 "flash_self=run ramargs addip addcons;" \
442 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
443 "net_nfs_old=tftp 400000 ${bootfile};" \
444 "run nfsargs addip addcons;bootm\0" \
445 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
446 "tftp ${fdt_addr_r} ${fdt_file}; " \
447 "run nfsargs addip addcons; " \
448 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200449 "rootpath=/opt/eldk/ppc_6xx\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200450 "bootfile=tqm834x/uImage\0" \
451 "fdtfile=tqm834x/tqm834x.dtb\0" \
452 "kernel_addr_r=400000\0" \
453 "fdt_addr_r=600000\0" \
454 "ramdisk_addr_r=800000\0" \
455 "kernel_addr=800C0000\0" \
456 "fdt_addr=800A0000\0" \
457 "ramdisk_addr=80300000\0" \
458 "u-boot=tqm834x/u-boot.bin\0" \
459 "load=tftp 200000 ${u-boot}\0" \
460 "update=protect off 80000000 +${filesize};" \
461 "era 80000000 +${filesize};" \
462 "cp.b 200000 80000000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100463 "upd=run load update\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200464 ""
465
466#define CONFIG_BOOTCOMMAND "run flash_self"
467
468/*
469 * JFFS2 partitions
470 */
471/* mtdparts command line support */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200472
473/* default mtd partition table */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200474#endif /* __CONFIG_H */