Peng Fan | e2c7643 | 2024-10-23 12:03:17 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * Copyright 2024 NXP |
| 4 | */ |
| 5 | |
| 6 | #include <command.h> |
| 7 | #include <cpu_func.h> |
| 8 | #include <hang.h> |
| 9 | #include <image.h> |
| 10 | #include <init.h> |
| 11 | #include <log.h> |
| 12 | #include <spl.h> |
| 13 | #include <asm/global_data.h> |
| 14 | #include <asm/io.h> |
| 15 | #include <asm/arch/imx93_pins.h> |
| 16 | #include <asm/arch/mu.h> |
| 17 | #include <asm/arch/clock.h> |
| 18 | #include <asm/arch/sys_proto.h> |
| 19 | #include <asm/mach-imx/boot_mode.h> |
| 20 | #include <asm/mach-imx/mxc_i2c.h> |
| 21 | #include <asm/arch-mx7ulp/gpio.h> |
| 22 | #include <asm/mach-imx/ele_api.h> |
| 23 | #include <asm/mach-imx/syscounter.h> |
| 24 | #include <asm/sections.h> |
| 25 | #include <dm/uclass.h> |
| 26 | #include <dm/device.h> |
| 27 | #include <dm/uclass-internal.h> |
| 28 | #include <dm/device-internal.h> |
| 29 | #include <linux/delay.h> |
| 30 | #include <asm/arch/clock.h> |
| 31 | #include <asm/arch/ccm_regs.h> |
| 32 | #include <asm/arch/ddr.h> |
| 33 | #include <power/pmic.h> |
| 34 | #include <power/pca9450.h> |
| 35 | #include <asm/arch/trdc.h> |
| 36 | |
| 37 | DECLARE_GLOBAL_DATA_PTR; |
| 38 | |
| 39 | int spl_board_boot_device(enum boot_device boot_dev_spl) |
| 40 | { |
| 41 | return BOOT_DEVICE_BOOTROM; |
| 42 | } |
| 43 | |
| 44 | void spl_board_init(void) |
| 45 | { |
| 46 | int ret; |
| 47 | |
| 48 | ret = ele_start_rng(); |
| 49 | if (ret) |
| 50 | printf("Fail to start RNG: %d\n", ret); |
| 51 | |
| 52 | puts("Normal Boot\n"); |
| 53 | } |
| 54 | |
| 55 | void spl_dram_init(void) |
| 56 | { |
| 57 | struct dram_timing_info *ptiming = &dram_timing; |
| 58 | |
| 59 | printf("DDR: %uMTS\n", ptiming->fsp_msg[0].drate); |
| 60 | ddr_init(ptiming); |
| 61 | } |
| 62 | |
| 63 | #if CONFIG_IS_ENABLED(DM_PMIC_PCA9450) |
| 64 | int power_init_board(void) |
| 65 | { |
| 66 | struct udevice *dev; |
| 67 | int ret; |
| 68 | unsigned int val = 0, buck_val; |
| 69 | |
| 70 | ret = pmic_get("pmic@25", &dev); |
| 71 | if (ret == -ENODEV) { |
| 72 | puts("No pca9450@25\n"); |
| 73 | return 0; |
| 74 | } |
| 75 | if (ret != 0) |
| 76 | return ret; |
| 77 | |
| 78 | /* BUCKxOUT_DVS0/1 control BUCK123 output */ |
| 79 | pmic_reg_write(dev, PCA9450_BUCK123_DVS, 0x29); |
| 80 | |
| 81 | /* enable DVS control through PMIC_STBY_REQ */ |
| 82 | pmic_reg_write(dev, PCA9450_BUCK1CTRL, 0x59); |
| 83 | |
| 84 | ret = pmic_reg_read(dev, PCA9450_PWR_CTRL); |
| 85 | if (ret < 0) |
| 86 | return ret; |
| 87 | |
| 88 | val = ret; |
| 89 | |
| 90 | if (is_voltage_mode(VOLT_LOW_DRIVE)) { |
| 91 | buck_val = 0x0c; /* 0.8V for Low drive mode */ |
| 92 | printf("PMIC: Low Drive Voltage Mode\n"); |
| 93 | } else if (is_voltage_mode(VOLT_NOMINAL_DRIVE)) { |
| 94 | buck_val = 0x10; /* 0.85V for Nominal drive mode */ |
| 95 | printf("PMIC: Nominal Voltage Mode\n"); |
| 96 | } else { |
| 97 | buck_val = 0x14; /* 0.9V for Over drive mode */ |
| 98 | printf("PMIC: Over Drive Voltage Mode\n"); |
| 99 | } |
| 100 | |
| 101 | if (val & PCA9450_REG_PWRCTRL_TOFF_DEB) { |
| 102 | pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS0, buck_val); |
| 103 | pmic_reg_write(dev, PCA9450_BUCK3OUT_DVS0, buck_val); |
| 104 | } else { |
| 105 | pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS0, buck_val + 0x4); |
| 106 | pmic_reg_write(dev, PCA9450_BUCK3OUT_DVS0, buck_val + 0x4); |
| 107 | } |
| 108 | |
| 109 | /* set standby voltage to 0.65v */ |
| 110 | if (val & PCA9450_REG_PWRCTRL_TOFF_DEB) |
| 111 | pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS1, 0x0); |
| 112 | else |
| 113 | pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS1, 0x4); |
| 114 | |
| 115 | /* 1.1v for LPDDR4 */ |
| 116 | pmic_reg_write(dev, PCA9450_BUCK2OUT_DVS0, 0x28); |
| 117 | |
| 118 | /* I2C_LT_EN*/ |
| 119 | pmic_reg_write(dev, 0xa, 0x3); |
| 120 | |
| 121 | /* set WDOG_B_CFG to cold reset */ |
| 122 | pmic_reg_write(dev, PCA9450_RESET_CTRL, 0xA1); |
| 123 | return 0; |
| 124 | } |
| 125 | #endif |
| 126 | |
| 127 | void board_init_f(ulong dummy) |
| 128 | { |
| 129 | int ret; |
| 130 | |
| 131 | /* Clear the BSS. */ |
| 132 | memset(__bss_start, 0, __bss_end - __bss_start); |
| 133 | |
| 134 | timer_init(); |
| 135 | |
| 136 | arch_cpu_init(); |
| 137 | |
| 138 | spl_early_init(); |
| 139 | |
| 140 | preloader_console_init(); |
| 141 | |
| 142 | ret = imx9_probe_mu(); |
| 143 | if (ret) { |
| 144 | printf("Fail to init ELE API\n"); |
| 145 | } else { |
| 146 | debug("SOC: 0x%x\n", gd->arch.soc_rev); |
| 147 | debug("LC: 0x%x\n", gd->arch.lifecycle); |
| 148 | } |
| 149 | |
| 150 | clock_init_late(); |
| 151 | |
| 152 | power_init_board(); |
| 153 | |
| 154 | if (!is_voltage_mode(VOLT_LOW_DRIVE)) |
| 155 | set_arm_clk(get_cpu_speed_grade_hz()); |
| 156 | |
| 157 | /* Init power of mix */ |
| 158 | soc_power_init(); |
| 159 | |
| 160 | /* Setup TRDC for DDR access */ |
| 161 | trdc_init(); |
| 162 | |
| 163 | /* DDR initialization */ |
| 164 | spl_dram_init(); |
| 165 | |
| 166 | /* Put M33 into CPUWAIT for following kick */ |
| 167 | ret = m33_prepare(); |
| 168 | if (!ret) |
| 169 | printf("M33 prepare ok\n"); |
| 170 | |
| 171 | board_init_r(NULL, 0); |
| 172 | } |