blob: 46f8ab3a11db00faf75b6f6589a3c016e578aa23 [file] [log] [blame]
Andrew Davis856ec342023-04-11 13:25:02 -05001// SPDX-License-Identifier: GPL-2.0
Lokesh Vutla2c14c642015-09-19 15:00:22 +05302/*
Lokesh Vutla2c14c642015-09-19 15:00:22 +05303 * Keystone 2 Edison SoC specific device tree
4 *
Nishanth Menoneaa39c62023-11-01 15:56:03 -05005 * Copyright (C) 2014-2017 Texas Instruments Incorporated - https://www.ti.com/
Lokesh Vutla2c14c642015-09-19 15:00:22 +05306 */
7
8clocks {
9 mainpllclk: mainpllclk@2310110 {
10 #clock-cells = <0>;
11 compatible = "ti,keystone,main-pll-clock";
12 clocks = <&refclksys>;
13 reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>;
14 reg-names = "control", "multiplier", "post-divider";
15 };
16
17 papllclk: papllclk@2620358 {
18 #clock-cells = <0>;
19 compatible = "ti,keystone,pll-clock";
20 clocks = <&refclkpass>;
21 clock-output-names = "papllclk";
22 reg = <0x02620358 4>;
23 reg-names = "control";
24 };
25
26 ddr3apllclk: ddr3apllclk@2620360 {
27 #clock-cells = <0>;
28 compatible = "ti,keystone,pll-clock";
29 clocks = <&refclkddr3a>;
30 clock-output-names = "ddr-3a-pll-clk";
31 reg = <0x02620360 4>;
32 reg-names = "control";
33 };
34
Andrew Davis33e399a2023-04-11 13:25:09 -050035 clkusb1: clkusb1@2350004 {
Lokesh Vutla2c14c642015-09-19 15:00:22 +053036 #clock-cells = <0>;
37 compatible = "ti,keystone,psc-clock";
38 clocks = <&chipclk16>;
39 clock-output-names = "usb1";
40 reg = <0x02350004 0xb00>, <0x02350000 0x400>;
41 reg-names = "control", "domain";
42 domain-id = <0>;
43 };
44
Andrew Davis33e399a2023-04-11 13:25:09 -050045 clkhyperlink0: clkhyperlink0@2350030 {
Lokesh Vutla2c14c642015-09-19 15:00:22 +053046 #clock-cells = <0>;
47 compatible = "ti,keystone,psc-clock";
48 clocks = <&chipclk12>;
49 clock-output-names = "hyperlink-0";
50 reg = <0x02350030 0xb00>, <0x02350014 0x400>;
51 reg-names = "control", "domain";
52 domain-id = <5>;
53 };
54
Andrew Davis33e399a2023-04-11 13:25:09 -050055 clkpcie1: clkpcie1@235006c {
Lokesh Vutla2c14c642015-09-19 15:00:22 +053056 #clock-cells = <0>;
57 compatible = "ti,keystone,psc-clock";
58 clocks = <&chipclk12>;
59 clock-output-names = "pcie1";
60 reg = <0x0235006c 0xb00>, <0x02350048 0x400>;
61 reg-names = "control", "domain";
62 domain-id = <18>;
63 };
64
Andrew Davis33e399a2023-04-11 13:25:09 -050065 clkxge: clkxge@23500c8 {
Lokesh Vutla2c14c642015-09-19 15:00:22 +053066 #clock-cells = <0>;
67 compatible = "ti,keystone,psc-clock";
68 clocks = <&chipclk13>;
69 clock-output-names = "xge";
70 reg = <0x023500c8 0xb00>, <0x02350074 0x400>;
71 reg-names = "control", "domain";
72 domain-id = <29>;
73 };
74};