blob: a2b52a879b1c1474406bfbde2ff0d766d7a6d193 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
3 * Copyright 2017 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#include <common.h>
7#include <command.h>
8#include <netdev.h>
9#include <malloc.h>
10#include <fsl_mdio.h>
11#include <miiphy.h>
12#include <phy.h>
13#include <fm_eth.h>
14#include <asm/io.h>
15#include <exports.h>
16#include <asm/arch/fsl_serdes.h>
Bogdan Purcareata33ba9392017-10-05 06:56:53 +000017#include <fsl-mc/fsl_mc.h>
Ashish Kumar227b4bc2017-08-31 16:12:54 +053018#include <fsl-mc/ldpaa_wriop.h>
19
Ashish Kumar227b4bc2017-08-31 16:12:54 +053020int board_eth_init(bd_t *bis)
21{
22#if defined(CONFIG_FSL_MC_ENET)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053023 int i, interface;
24 struct memac_mdio_info mdio_info;
25 struct mii_dev *dev;
26 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
27 struct memac_mdio_controller *reg;
28 u32 srds_s1, cfg;
29
30 cfg = in_le32(&gur->rcwsr[FSL_CHASSIS3_SRDS1_REGSR - 1]) &
31 FSL_CHASSIS3_SRDS1_PRTCL_MASK;
32 cfg >>= FSL_CHASSIS3_SRDS1_PRTCL_SHIFT;
33
34 srds_s1 = serdes_get_number(FSL_SRDS_1, cfg);
35
36 reg = (struct memac_mdio_controller *)CONFIG_SYS_FSL_WRIOP1_MDIO1;
37 mdio_info.regs = reg;
38 mdio_info.name = DEFAULT_WRIOP_MDIO1_NAME;
39
40 /* Register the EMI 1 */
41 fm_memac_mdio_init(bis, &mdio_info);
42
43 reg = (struct memac_mdio_controller *)CONFIG_SYS_FSL_WRIOP1_MDIO2;
44 mdio_info.regs = reg;
45 mdio_info.name = DEFAULT_WRIOP_MDIO2_NAME;
46
47 /* Register the EMI 2 */
48 fm_memac_mdio_init(bis, &mdio_info);
49
50 switch (srds_s1) {
51 case 0x1D:
52 /*
53 * XFI does not need a PHY to work, but to avoid U-boot use
54 * default PHY address which is zero to a MAC when it found
55 * a MAC has no PHY address, we give a PHY address to XFI
56 * MAC error.
57 */
Pankaj Bansal50adb5e2018-10-10 14:08:34 +053058 wriop_set_phy_address(WRIOP1_DPMAC1, 0, 0x0a);
59 wriop_set_phy_address(WRIOP1_DPMAC2, 0, AQ_PHY_ADDR1);
60 wriop_set_phy_address(WRIOP1_DPMAC3, 0, QSGMII1_PORT1_PHY_ADDR);
61 wriop_set_phy_address(WRIOP1_DPMAC4, 0, QSGMII1_PORT2_PHY_ADDR);
62 wriop_set_phy_address(WRIOP1_DPMAC5, 0, QSGMII1_PORT3_PHY_ADDR);
63 wriop_set_phy_address(WRIOP1_DPMAC6, 0, QSGMII1_PORT4_PHY_ADDR);
64 wriop_set_phy_address(WRIOP1_DPMAC7, 0, QSGMII2_PORT1_PHY_ADDR);
65 wriop_set_phy_address(WRIOP1_DPMAC8, 0, QSGMII2_PORT2_PHY_ADDR);
66 wriop_set_phy_address(WRIOP1_DPMAC9, 0, QSGMII2_PORT3_PHY_ADDR);
67 wriop_set_phy_address(WRIOP1_DPMAC10, 0,
68 QSGMII2_PORT4_PHY_ADDR);
Ashish Kumar227b4bc2017-08-31 16:12:54 +053069
70 break;
71 default:
72 printf("SerDes1 protocol 0x%x is not supported on LS1088ARDB\n",
73 srds_s1);
74 break;
75 }
76
77 for (i = WRIOP1_DPMAC3; i <= WRIOP1_DPMAC10; i++) {
78 interface = wriop_get_enet_if(i);
79 switch (interface) {
80 case PHY_INTERFACE_MODE_QSGMII:
81 dev = miiphy_get_dev_by_name(DEFAULT_WRIOP_MDIO1_NAME);
82 wriop_set_mdio(i, dev);
83 break;
84 default:
85 break;
86 }
87 }
88
89 dev = miiphy_get_dev_by_name(DEFAULT_WRIOP_MDIO2_NAME);
90 wriop_set_mdio(WRIOP1_DPMAC2, dev);
91
Ashish Kumar227b4bc2017-08-31 16:12:54 +053092 cpu_eth_init(bis);
93#endif /* CONFIG_FMAN_ENET */
94
95 return pci_eth_init(bis);
96}
Bogdan Purcareata33ba9392017-10-05 06:56:53 +000097
98#if defined(CONFIG_RESET_PHY_R)
99void reset_phy(void)
100{
101 mc_env_boot();
102}
103#endif /* CONFIG_RESET_PHY_R */