blob: 46d1643c60442a3c84807fea799797a8aa9a4fd4 [file] [log] [blame]
wdenkf8062712005-01-09 23:16:25 +00001/*
2 * (C) Copyright 2004
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Kshitij Gupta <kshitij@ti.com>
6 *
7 * Configuration settings for the 242x TI H4 board.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 */
34#define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
35#define CONFIG_OMAP 1 /* in a TI OMAP core */
36#define CONFIG_OMAP2420 1 /* which is in a 2420 */
37#define CONFIG_OMAP2420H4 1 /* and on a H4 board */
wdenk2e405bf2005-01-10 00:01:04 +000038/*#define CONFIG_APTIX 1 #* define if on APTIX test chip */
39/*#define CONFIG_VIRTIO 1 #* Using Virtio simulator */
wdenkf8062712005-01-09 23:16:25 +000040
Wolfgang Denk33a57342011-02-04 14:25:17 +010041#define CONFIG_STANDALONE_LOAD_ADDR 0x80300000
42
wdenkcb99da52005-01-12 00:15:14 +000043/* Clock config to target*/
Wolfgang Denke1e46792005-09-25 18:41:04 +020044#define PRCM_CONFIG_II 1
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020045/* #define PRCM_CONFIG_III 1 */
wdenkf8062712005-01-09 23:16:25 +000046
47#include <asm/arch/omap2420.h> /* get chip and board defs */
48
wdenkcb99da52005-01-12 00:15:14 +000049/* On H4, NOR and NAND flash are mutual exclusive.
50 Define this if you want to use NAND
51 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052/*#define CONFIG_SYS_NAND_BOOT */
wdenkcb99da52005-01-12 00:15:14 +000053
wdenkf8062712005-01-09 23:16:25 +000054#ifdef CONFIG_APTIX
55#define V_SCLK 1500000
56#else
57#define V_SCLK 12000000
58#endif
59
60/* input clock of PLL */
61/* the OMAP2420 H4 has 12MHz, 13MHz, or 19.2Mhz crystal input */
62#define CONFIG_SYS_CLK_FREQ V_SCLK
63
64#undef CONFIG_USE_IRQ /* no support for IRQs */
65#define CONFIG_MISC_INIT_R
66
67#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
68#define CONFIG_SETUP_MEMORY_TAGS 1
69#define CONFIG_INITRD_TAG 1
wdenkcb99da52005-01-12 00:15:14 +000070#define CONFIG_REVISION_TAG 1
wdenkf8062712005-01-09 23:16:25 +000071
72/*
73 * Size of malloc() pool
74 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020075#define CONFIG_ENV_SIZE SZ_128K /* Total Size of Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K)
wdenkf8062712005-01-09 23:16:25 +000077
78/*
79 * Hardware drivers
80 */
wdenk2e405bf2005-01-10 00:01:04 +000081
wdenkf8062712005-01-09 23:16:25 +000082/*
83 * SMC91c96 Etherent
84 */
Nishanth Menonee1c20f2009-10-16 00:06:37 -050085#define CONFIG_LAN91C96
wdenkf8062712005-01-09 23:16:25 +000086#define CONFIG_LAN91C96_BASE (H4_CS1_BASE+0x300)
87#define CONFIG_LAN91C96_EXT_PHY
88
89/*
90 * NS16550 Configuration
91 */
92#ifdef CONFIG_APTIX
93#define V_NS16550_CLK (6000000) /* 6MHz in current MaxSet */
94#else
95#define V_NS16550_CLK (48000000) /* 48MHz (APLL96/2) */
96#endif
97
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_NS16550
99#define CONFIG_SYS_NS16550_SERIAL
100#define CONFIG_SYS_NS16550_REG_SIZE (-4)
101#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK /* 3MHz (1.5MHz*2) */
102#define CONFIG_SYS_NS16550_COM1 OMAP2420_UART1
wdenkf8062712005-01-09 23:16:25 +0000103
104/*
105 * select serial console configuration
106 */
107#define CONFIG_SERIAL1 1 /* UART1 on H4 */
108
109 /*
110 * I2C configuration
111 */
112#define CONFIG_HARD_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_I2C_SPEED 100000
114#define CONFIG_SYS_I2C_SLAVE 1
wdenkf8062712005-01-09 23:16:25 +0000115#define CONFIG_DRIVER_OMAP24XX_I2C
116
117/* allow to overwrite serial and ethaddr */
118#define CONFIG_ENV_OVERWRITE
119#define CONFIG_CONS_INDEX 1
120#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
wdenkf8062712005-01-09 23:16:25 +0000122
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500123
124/*
125 * Command line configuration.
126 */
127#include <config_cmd_default.h>
128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#ifdef CONFIG_SYS_NAND_BOOT
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500130 #define CONFIG_CMD_DHCP
131 #define CONFIG_CMD_I2C
132 #define CONFIG_CMD_NAND
133 #define CONFIG_CMD_JFFS2
wdenkcb99da52005-01-12 00:15:14 +0000134#else
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500135 #define CONFIG_CMD_DHCP
136 #define CONFIG_CMD_I2C
137 #define CONFIG_CMD_JFFS2
138
Wolfgang Denk85c25df2009-04-01 23:34:12 +0200139 #undef CONFIG_CMD_SOURCE
wdenkcb99da52005-01-12 00:15:14 +0000140#endif
wdenkf8062712005-01-09 23:16:25 +0000141
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500142
Jon Loeligerc6d535a2007-07-09 21:57:31 -0500143/*
144 * BOOTP options
145 */
146#define CONFIG_BOOTP_SUBNETMASK
147#define CONFIG_BOOTP_GATEWAY
148#define CONFIG_BOOTP_HOSTNAME
149#define CONFIG_BOOTP_BOOTPATH
150
wdenkf8062712005-01-09 23:16:25 +0000151#define CONFIG_BOOTDELAY 3
152
153#ifdef NFS_BOOT_DEFAULTS
154#define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200n8 noinitrd root=/dev/nfs rw nfsroot=128.247.77.158:/home/a0384864/wtbu/rootfs ip=dhcp"
155#else
156#define CONFIG_BOOTARGS "root=/dev/ram0 rw mem=32M console=ttyS0,115200n8 initrd=0x80600000,8M ramdisk_size=8192"
157#endif
158
159#define CONFIG_NETMASK 255.255.254.0
160#define CONFIG_IPADDR 128.247.77.90
161#define CONFIG_SERVERIP 128.247.77.158
162#define CONFIG_BOOTFILE "uImage"
163
164/*
165 * Miscellaneous configurable options
166 */
Robert P. J. Day23f5a2d2009-12-12 12:10:33 -0500167#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkf8062712005-01-09 23:16:25 +0000168#ifdef CONFIG_APTIX
Robert P. J. Day23f5a2d2009-12-12 12:10:33 -0500169# define CONFIG_SYS_PROMPT "OMAP2420 Aptix # "
wdenkf8062712005-01-09 23:16:25 +0000170#else
Robert P. J. Day23f5a2d2009-12-12 12:10:33 -0500171# define CONFIG_SYS_PROMPT "OMAP242x H4 # "
wdenkf8062712005-01-09 23:16:25 +0000172#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkf8062712005-01-09 23:16:25 +0000174/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
176#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
177#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkf8062712005-01-09 23:16:25 +0000178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_MEMTEST_START (OMAP2420_SDRC_CS0) /* memtest works on */
180#define CONFIG_SYS_MEMTEST_END (OMAP2420_SDRC_CS0+SZ_31M)
wdenkf8062712005-01-09 23:16:25 +0000181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_LOAD_ADDR (OMAP2420_SDRC_CS0) /* default load address */
wdenkf8062712005-01-09 23:16:25 +0000183
184/* The 2420 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
185 * 32KHz clk, or from external sig. This rate is divided by a local divisor.
186 */
187#ifdef CONFIG_APTIX
Ladislav Michl993e57d2009-03-30 18:58:41 +0200188#define V_PTV 3
wdenkf8062712005-01-09 23:16:25 +0000189#else
Ladislav Michl993e57d2009-03-30 18:58:41 +0200190#define V_PTV 7 /* use with 12MHz/128 */
wdenkf8062712005-01-09 23:16:25 +0000191#endif
192
Ladislav Michl993e57d2009-03-30 18:58:41 +0200193#define CONFIG_SYS_TIMERBASE OMAP2420_GPT2
194#define CONFIG_SYS_PTV V_PTV /* 2^(PTV+1) */
195#define CONFIG_SYS_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CONFIG_SYS_PTV))
wdenkf8062712005-01-09 23:16:25 +0000196
197/*-----------------------------------------------------------------------
198 * Stack sizes
199 *
200 * The stack sizes are set up in start.S using the settings below
201 */
202#define CONFIG_STACKSIZE SZ_128K /* regular stack */
203#ifdef CONFIG_USE_IRQ
204#define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
205#define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
206#endif
207
208/*-----------------------------------------------------------------------
209 * Physical Memory Map
210 */
211#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
212#define PHYS_SDRAM_1 OMAP2420_SDRC_CS0
213#define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
214#define PHYS_SDRAM_2 OMAP2420_SDRC_CS1
215
Wolfgang Denke1e46792005-09-25 18:41:04 +0200216#define PHYS_FLASH_SECT_SIZE SZ_128K
wdenkf8062712005-01-09 23:16:25 +0000217#define PHYS_FLASH_1 H4_CS0_BASE /* Flash Bank #1 */
218#define PHYS_FLASH_SIZE_1 SZ_32M
219#define PHYS_FLASH_2 (H4_CS0_BASE+SZ_32M) /* same cs, 2 chips in series */
220#define PHYS_FLASH_SIZE_2 SZ_32M
wdenkf8062712005-01-09 23:16:25 +0000221
Aneesh Vf6a610d2011-06-09 08:54:55 -0400222#define PHYS_SRAM 0x4020F800
wdenkf8062712005-01-09 23:16:25 +0000223/*-----------------------------------------------------------------------
224 * FLASH and environment organization
225 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
227#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
228#define CONFIG_SYS_MAX_FLASH_SECT (259) /* max number of sectors on one chip */
229#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
230#define CONFIG_SYS_MONITOR_LEN SZ_128K /* Reserve 1 sector */
231#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + PHYS_FLASH_SIZE_1 }
wdenkf8062712005-01-09 23:16:25 +0000232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#ifdef CONFIG_SYS_NAND_BOOT
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200234#define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200235#define CONFIG_ENV_OFFSET 0x80000 /* environment starts here */
wdenkcb99da52005-01-12 00:15:14 +0000236#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + SZ_128K)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200238#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200239#define CONFIG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_ENV_OFFSET ( CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN ) /* Environment after Monitor */
wdenkcb99da52005-01-12 00:15:14 +0000241#endif
wdenkf8062712005-01-09 23:16:25 +0000242
Wolfgang Denke1e46792005-09-25 18:41:04 +0200243/*-----------------------------------------------------------------------
244 * CFI FLASH driver setup
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200247#define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/mtd/cfi_flash.c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
249#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
Wolfgang Denke1e46792005-09-25 18:41:04 +0200250
wdenkf8062712005-01-09 23:16:25 +0000251/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
253#define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenkcb99da52005-01-12 00:15:14 +0000254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_JFFS2_MEM_NAND
Wolfgang Denk47f57792005-08-08 01:03:24 +0200256
257/*
258 * JFFS2 partitions
259 */
260/* No command line, one static partition, whole device */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100261#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200262#define CONFIG_JFFS2_DEV "nor1"
263#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
264#define CONFIG_JFFS2_PART_OFFSET 0x00000000
265
266/* mtdparts command line support */
267/* Note: fake mtd_id used, no linux mtd map file */
268/*
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100269#define CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200270#define MTDIDS_DEFAULT "nor1=omap2420-1"
271#define MTDPARTS_DEFAULT "mtdparts=omap2420-1:-(jffs2)"
272*/
wdenkf8062712005-01-09 23:16:25 +0000273
Aneesh Vf6a610d2011-06-09 08:54:55 -0400274#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
275#define CONFIG_SYS_INIT_SP_ADDR PHYS_SRAM
276
wdenkf8062712005-01-09 23:16:25 +0000277#endif /* __CONFIG_H */