blob: f144bf6b37bf9ab5765b2cf4fc39c8444ee97cea [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
York Sun7b08d212014-06-23 15:15:56 -07002/*
3 * Copyright 2014 Freescale Semiconductor
York Sun7b08d212014-06-23 15:15:56 -07004 */
5#include <common.h>
6#include <malloc.h>
7#include <errno.h>
Simon Glass0c364412019-12-28 10:44:48 -07008#include <net.h>
York Sun7b08d212014-06-23 15:15:56 -07009#include <netdev.h>
10#include <fsl_ifc.h>
11#include <fsl_ddr.h>
12#include <asm/io.h>
13#include <fdt_support.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090014#include <linux/libfdt.h>
J. German Rivera43e4ae32015-01-06 13:19:02 -080015#include <fsl-mc/fsl_mc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060016#include <env_internal.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080017#include <asm/arch/soc.h>
York Sun7b08d212014-06-23 15:15:56 -070018
19DECLARE_GLOBAL_DATA_PTR;
20
21int board_init(void)
22{
23 init_final_memctl_regs();
Prabhakar Kushwahacf329182014-07-14 17:15:44 +053024
25#ifdef CONFIG_ENV_IS_NOWHERE
26 gd->env_addr = (ulong)&default_environment[0];
27#endif
28
York Sun7b08d212014-06-23 15:15:56 -070029 return 0;
30}
31
32int board_early_init_f(void)
33{
Scott Woodf64c98c2015-03-20 19:28:12 -070034 fsl_lsch3_early_init_f();
York Sun7b08d212014-06-23 15:15:56 -070035 return 0;
36}
37
York Sunc7a0e302014-08-13 10:21:05 -070038void detail_board_ddr_info(void)
39{
40 puts("\nDDR ");
41 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
42 print_ddr_info(0);
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053043#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Suncbe8e1c2016-04-04 11:41:26 -070044 if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
York Sunc7a0e302014-08-13 10:21:05 -070045 puts("\nDP-DDR ");
46 print_size(gd->bd->bi_dram[2].size, "");
47 print_ddr_info(CONFIG_DP_DDR_CTRL);
48 }
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053049#endif
York Sunc7a0e302014-08-13 10:21:05 -070050}
51
York Sun7b08d212014-06-23 15:15:56 -070052int board_eth_init(bd_t *bis)
53{
54 int error = 0;
55
56#ifdef CONFIG_SMC91111
57 error = smc91111_initialize(0, CONFIG_SMC91111_BASE);
58#endif
59
Santan Kumar1afa9002017-05-05 15:42:29 +053060#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun7b08d212014-06-23 15:15:56 -070061 error = cpu_eth_init(bis);
62#endif
63 return error;
64}
65
Santan Kumar1afa9002017-05-05 15:42:29 +053066#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun7b08d212014-06-23 15:15:56 -070067void fdt_fixup_board_enet(void *fdt)
68{
69 int offset;
70
Stuart Yodera3466152016-03-02 16:37:13 -060071 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
J. German Rivera43e4ae32015-01-06 13:19:02 -080072
73 /*
74 * TODO: Remove this when backward compatibility
Stuart Yodera3466152016-03-02 16:37:13 -060075 * with old DT node (/fsl-mc) is no longer needed.
J. German Rivera43e4ae32015-01-06 13:19:02 -080076 */
77 if (offset < 0)
Stuart Yodera3466152016-03-02 16:37:13 -060078 offset = fdt_path_offset(fdt, "/fsl-mc");
J. German Rivera43e4ae32015-01-06 13:19:02 -080079
80 if (offset < 0) {
81 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
82 __func__, offset);
83 return;
84 }
85
Mian Yousaf Kaukab97124652018-12-18 14:01:17 +010086 if (get_mc_boot_status() == 0 &&
87 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0))
York Sun7b08d212014-06-23 15:15:56 -070088 fdt_status_okay(fdt, offset);
89 else
90 fdt_status_fail(fdt, offset);
91}
Alexander Graf2ebeb442016-11-17 01:02:57 +010092
93void board_quiesce_devices(void)
94{
95 fsl_mc_ldpaa_exit(gd->bd);
96}
York Sun7b08d212014-06-23 15:15:56 -070097#endif
98
99#ifdef CONFIG_OF_BOARD_SETUP
Simon Glass2aec3cc2014-10-23 18:58:47 -0600100int ft_board_setup(void *blob, bd_t *bd)
York Sun7b08d212014-06-23 15:15:56 -0700101{
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530102 u64 base[CONFIG_NR_DRAM_BANKS];
103 u64 size[CONFIG_NR_DRAM_BANKS];
York Sun7b08d212014-06-23 15:15:56 -0700104
York Sun290a83a2014-09-08 12:20:01 -0700105 ft_cpu_setup(blob, bd);
106
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530107 /* fixup DT for the two GPP DDR banks */
108 base[0] = gd->bd->bi_dram[0].start;
109 size[0] = gd->bd->bi_dram[0].size;
110 base[1] = gd->bd->bi_dram[1].start;
111 size[1] = gd->bd->bi_dram[1].size;
112
York Sun4de24ef2017-03-06 09:02:28 -0800113#ifdef CONFIG_RESV_RAM
114 /* reduce size if reserved memory is within this bank */
115 if (gd->arch.resv_ram >= base[0] &&
116 gd->arch.resv_ram < base[0] + size[0])
117 size[0] = gd->arch.resv_ram - base[0];
118 else if (gd->arch.resv_ram >= base[1] &&
119 gd->arch.resv_ram < base[1] + size[1])
120 size[1] = gd->arch.resv_ram - base[1];
121#endif
122
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530123 fdt_fixup_memory_banks(blob, base, size, 2);
York Sun7b08d212014-06-23 15:15:56 -0700124
Nipun Guptad6912642018-08-20 16:01:14 +0530125 fdt_fsl_mc_fixup_iommu_map_entry(blob);
126
Santan Kumar1afa9002017-05-05 15:42:29 +0530127#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun7b08d212014-06-23 15:15:56 -0700128 fdt_fixup_board_enet(blob);
129#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600130
131 return 0;
York Sun7b08d212014-06-23 15:15:56 -0700132}
133#endif
Bogdan Purcareata08bc0142017-05-24 16:40:21 +0000134
135#if defined(CONFIG_RESET_PHY_R)
136void reset_phy(void)
137{
138}
139#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000140
141#ifdef CONFIG_TFABOOT
142void *env_sf_get_env_addr(void)
143{
144 return (void *)(CONFIG_SYS_FSL_QSPI_BASE1 + CONFIG_ENV_OFFSET);
145}
146#endif