Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
| 11 | #define CONFIG_405EP 1 /* this is a PPC405 CPU */ |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 12 | #define CONFIG_IO 1 /* on a Io board */ |
| 13 | |
| 14 | #define CONFIG_SYS_TEXT_BASE 0xFFFC0000 |
| 15 | |
| 16 | /* |
| 17 | * Include common defines/options for all AMCC eval boards |
| 18 | */ |
| 19 | #define CONFIG_HOSTNAME io |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 20 | #include "amcc-common.h" |
| 21 | |
Dirk Eibach | 9a65957 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 22 | #define CONFIG_BOARD_EARLY_INIT_R |
Dirk Eibach | 6b4b92f | 2012-04-26 03:54:23 +0000 | [diff] [blame] | 23 | #define CONFIG_MISC_INIT_R |
Dirk Eibach | 9a65957 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 24 | #define CONFIG_LAST_STAGE_INIT |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 25 | |
| 26 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
| 27 | |
| 28 | /* |
| 29 | * Configure PLL |
| 30 | */ |
| 31 | #define PLLMR0_DEFAULT PLLMR0_266_133_66 |
| 32 | #define PLLMR1_DEFAULT PLLMR1_266_133_66 |
| 33 | |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 34 | #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */ |
| 35 | |
| 36 | /* |
| 37 | * Default environment variables |
| 38 | */ |
| 39 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 40 | CONFIG_AMCC_DEF_ENV \ |
| 41 | CONFIG_AMCC_DEF_ENV_POWERPC \ |
| 42 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ |
| 43 | "kernel_addr=fc000000\0" \ |
| 44 | "fdt_addr=fc1e0000\0" \ |
| 45 | "ramdisk_addr=fc200000\0" \ |
| 46 | "" |
| 47 | |
| 48 | #define CONFIG_PHY_ADDR 4 /* PHY address */ |
| 49 | #define CONFIG_HAS_ETH0 |
| 50 | #define CONFIG_HAS_ETH1 |
| 51 | #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */ |
| 52 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ |
| 53 | |
| 54 | /* |
| 55 | * Commands additional to the ones defined in amcc-common.h |
| 56 | */ |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * SDRAM configuration (please see cpu/ppc/sdram.[ch]) |
| 60 | */ |
| 61 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 62 | |
| 63 | /* SDRAM timings used in datasheet */ |
| 64 | #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */ |
| 65 | #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */ |
| 66 | #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */ |
| 67 | #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */ |
| 68 | #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */ |
| 69 | |
| 70 | /* |
| 71 | * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1. |
| 72 | * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31. |
| 73 | * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD. |
| 74 | * The Linux BASE_BAUD define should match this configuration. |
| 75 | * baseBaud = cpuClock/(uartDivisor*16) |
| 76 | * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock, |
| 77 | * set Linux BASE_BAUD to 403200. |
| 78 | */ |
| 79 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 80 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */ |
| 81 | #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */ |
| 82 | #define CONFIG_SYS_BASE_BAUD 691200 |
| 83 | |
| 84 | /* |
| 85 | * I2C stuff |
| 86 | */ |
Dirk Eibach | 42b204f | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 87 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000 |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 88 | |
| 89 | /* Temp sensor/hwmon/dtt */ |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 90 | |
| 91 | /* |
| 92 | * FLASH organization |
| 93 | */ |
| 94 | #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */ |
| 95 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
| 96 | |
| 97 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 |
| 98 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
| 99 | |
| 100 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
| 101 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/ |
| 102 | |
| 103 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */ |
| 104 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */ |
| 105 | |
| 106 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */ |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 107 | |
| 108 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */ |
| 109 | #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */ |
| 110 | |
| 111 | #ifdef CONFIG_ENV_IS_IN_FLASH |
| 112 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ |
| 113 | #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE) |
| 114 | #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
| 115 | |
| 116 | /* Address and size of Redundant Environment Sector */ |
| 117 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) |
| 118 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
| 119 | #endif |
| 120 | |
| 121 | /* Gbit PHYs */ |
| 122 | #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ |
| 123 | #define CONFIG_BITBANGMII_MULTI |
| 124 | |
| 125 | #define CONFIG_SYS_MDIO_PIN (0x80000000 >> 13) /* our MDIO is GPIO0 */ |
| 126 | #define CONFIG_SYS_MDC_PIN (0x80000000 >> 7) /* our MDC is GPIO7 */ |
| 127 | |
| 128 | #define CONFIG_SYS_GBIT_MII_BUSNAME "io_miiphy" |
| 129 | |
| 130 | /* |
| 131 | * PPC405 GPIO Configuration |
| 132 | */ |
| 133 | #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \ |
| 134 | { \ |
| 135 | /* GPIO Core 0 */ \ |
| 136 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \ |
| 137 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \ |
| 138 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \ |
| 139 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \ |
| 140 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \ |
| 141 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \ |
| 142 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \ |
| 143 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \ |
| 144 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \ |
| 145 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \ |
| 146 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \ |
| 147 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \ |
| 148 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \ |
| 149 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \ |
| 150 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \ |
| 151 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \ |
| 152 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \ |
| 153 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \ |
| 154 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \ |
| 155 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \ |
| 156 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \ |
| 157 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \ |
| 158 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \ |
| 159 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \ |
| 160 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \ |
| 161 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \ |
| 162 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \ |
| 163 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \ |
| 164 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \ |
| 165 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \ |
| 166 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \ |
| 167 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \ |
| 168 | } \ |
| 169 | } |
| 170 | |
| 171 | /* |
| 172 | * Definitions for initial stack pointer and data area (in data cache) |
| 173 | */ |
| 174 | /* use on chip memory (OCM) for temperary stack until sdram is tested */ |
| 175 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
| 176 | |
| 177 | /* On Chip Memory location */ |
| 178 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 179 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
| 180 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */ |
York Sun | 515fbb4 | 2016-04-06 13:22:10 -0700 | [diff] [blame] | 181 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 182 | |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
York Sun | 515fbb4 | 2016-04-06 13:22:10 -0700 | [diff] [blame] | 184 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 186 | |
| 187 | /* |
| 188 | * External Bus Controller (EBC) Setup |
| 189 | */ |
| 190 | |
| 191 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
| 192 | #define CONFIG_SYS_EBC_PB0AP 0xa382a880 |
| 193 | /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */ |
| 194 | #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 |
| 195 | |
| 196 | /* Memory Bank 1 (NVRAM) initializatio */ |
| 197 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
| 198 | /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */ |
| 199 | #define CONFIG_SYS_EBC_PB1CR 0x7f318000 |
| 200 | |
| 201 | /* Memory Bank 2 (FPGA) initialization */ |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 202 | #define CONFIG_SYS_FPGA0_BASE 0x7f100000 |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_EBC_PB2AP 0x02025080 |
| 204 | /* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */ |
| 205 | #define CONFIG_SYS_EBC_PB2CR 0x7f11a000 |
| 206 | |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 207 | #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE |
| 208 | #define CONFIG_SYS_FPGA_DONE(k) 0x0010 |
| 209 | |
| 210 | #define CONFIG_SYS_FPGA_COUNT 1 |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 211 | |
Dirk Eibach | 20614a2 | 2013-06-26 16:04:26 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_FPGA_PTR \ |
| 213 | { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE } |
| 214 | |
| 215 | #define CONFIG_SYS_FPGA_COMMON |
| 216 | |
Dirk Eibach | 9a13d81 | 2010-10-21 10:50:05 +0200 | [diff] [blame] | 217 | /* Memory Bank 3 (Latches) initialization */ |
| 218 | #define CONFIG_SYS_LATCH_BASE 0x7f200000 |
| 219 | #define CONFIG_SYS_EBC_PB3AP 0xa2015480 |
| 220 | /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */ |
| 221 | #define CONFIG_SYS_EBC_PB3CR 0x7f21a000 |
| 222 | |
| 223 | #define CONFIG_SYS_LATCH0_RESET 0xffff |
| 224 | #define CONFIG_SYS_LATCH0_BOOT 0xffff |
| 225 | #define CONFIG_SYS_LATCH1_RESET 0xffbf |
| 226 | #define CONFIG_SYS_LATCH1_BOOT 0xffff |
| 227 | |
| 228 | #endif /* __CONFIG_H */ |