blob: 1f26ac4c2da956233dd9c100249a5f1e44bae99f [file] [log] [blame]
wdenkbc01dd52004-01-02 16:05:07 +00001/*
2 * (C) Copyright 2003
3 * Denis Peter d.peter@mpl.ch
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkbc01dd52004-01-02 16:05:07 +00006 */
7
8/*
9 * File: PATI.h
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
18
19#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
Wolfgang Denka1be4762008-05-20 16:00:29 +020020#define CONFIG_PATI 1 /* ...On a PATI board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF00000
23
wdenkbc01dd52004-01-02 16:05:07 +000024/* Serial Console Configuration */
25#define CONFIG_5xx_CONS_SCI1
26#undef CONFIG_5xx_CONS_SCI2
27
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050028/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050029 * BOOTP options
30 */
31#define CONFIG_BOOTP_BOOTFILESIZE
32#define CONFIG_BOOTP_BOOTPATH
33#define CONFIG_BOOTP_GATEWAY
34#define CONFIG_BOOTP_HOSTNAME
35
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050036/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050037 * Command line configuration.
38 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050039#define CONFIG_CMD_REGINFO
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050040#define CONFIG_CMD_REGINFO
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050041
Wolfgang Denka1be4762008-05-20 16:00:29 +020042#define CONFIG_BOOTCOMMAND "" /* autoboot command */
wdenkbc01dd52004-01-02 16:05:07 +000043
44#define CONFIG_BOOTARGS "" /* */
45
Wolfgang Denka1be4762008-05-20 16:00:29 +020046#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
wdenkbc01dd52004-01-02 16:05:07 +000047
wdenkbc01dd52004-01-02 16:05:07 +000048#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
49
50/*
51 * Miscellaneous configurable options
52 */
wdenkbc01dd52004-01-02 16:05:07 +000053#define CONFIG_PREBOOT
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050056#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000058#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000060#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
62#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
63#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000064
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */
66#define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */
wdenkbc01dd52004-01-02 16:05:07 +000067
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkbc01dd52004-01-02 16:05:07 +000069
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
wdenkbc01dd52004-01-02 16:05:07 +000071
wdenkbc01dd52004-01-02 16:05:07 +000072/***********************************************************************
73 * Last Stage Init
74 ***********************************************************************/
75#define CONFIG_LAST_STAGE_INIT
76
77/*
78 * Low Level Configuration Settings
79 */
80
81/*
82 * Internal Memory Mapped (This is not the IMMR content)
83 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */
wdenkbc01dd52004-01-02 16:05:07 +000085
86/*
87 * Definitions for initial stack pointer and data area
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020090#define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
Wolfgang Denk0191e472010-10-26 14:34:52 +020091#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */
wdenkbc01dd52004-01-02 16:05:07 +000093/*
94 * Start addresses for the final memory configuration
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbc01dd52004-01-02 16:05:07 +000096 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
98#define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */
wdenkbc01dd52004-01-02 16:05:07 +000099#define PCI_BASE 0x03000000 /* PCI Base (CS2) */
100#define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */
101#define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */
102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_MONITOR_BASE 0xFFF00000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200104/* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200105 /* This adress is given to the linker with -Ttext to */
106 /* locate the text section at this adress. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */
108#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkbc01dd52004-01-02 16:05:07 +0000109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */
wdenkbc01dd52004-01-02 16:05:07 +0000111
112/*
113 * For booting Linux, the board info and command line data
114 * have to be in the first 8 MB of memory, since this is
115 * the maximum mapped by the Linux kernel during initialization.
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkbc01dd52004-01-02 16:05:07 +0000118
wdenkbc01dd52004-01-02 16:05:07 +0000119/*-----------------------------------------------------------------------
120 * FLASH organization
121 *-----------------------------------------------------------------------
122 *
123 */
124
David Müller379f3b72011-12-22 13:38:22 +0100125#define CONFIG_SYS_FLASH_PROTECTION
126#define CONFIG_SYS_FLASH_EMPTY_INFO
127
128#define CONFIG_SYS_FLASH_CFI
129#define CONFIG_FLASH_CFI_DRIVER
130
131#define CONFIG_FLASH_SHOW_PROGRESS 45
wdenkbc01dd52004-01-02 16:05:07 +0000132
David Müller379f3b72011-12-22 13:38:22 +0100133#define CONFIG_SYS_MAX_FLASH_BANKS 1
134#define CONFIG_SYS_MAX_FLASH_SECT 128
wdenkbc01dd52004-01-02 16:05:07 +0000135
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200136#define CONFIG_ENV_IS_IN_EEPROM
137#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200138#define CONFIG_ENV_OFFSET 0
139#define CONFIG_ENV_SIZE 2048
wdenkbc01dd52004-01-02 16:05:07 +0000140#endif
141
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200142#undef CONFIG_ENV_IS_IN_FLASH
143#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200144#define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */
wdenkbc01dd52004-01-02 16:05:07 +0000146#endif
147
wdenkbc01dd52004-01-02 16:05:07 +0000148#define CONFIG_SPI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */
150#define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */
151#define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */
wdenkbc01dd52004-01-02 16:05:07 +0000152/*-----------------------------------------------------------------------
153 * SYPCR - System Protection Control
154 * SYPCR can only be written once after reset!
155 *-----------------------------------------------------------------------
156 * SW Watchdog freeze
157 */
158#undef CONFIG_WATCHDOG
159#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000161 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
162#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000164 SYPCR_SWP)
165#endif /* CONFIG_WATCHDOG */
166
wdenkbc01dd52004-01-02 16:05:07 +0000167/*-----------------------------------------------------------------------
168 * TBSCR - Time Base Status and Control
169 *-----------------------------------------------------------------------
170 * Clear Reference Interrupt Status, Timebase freezing enabled
171 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkbc01dd52004-01-02 16:05:07 +0000173
174/*-----------------------------------------------------------------------
175 * PISCR - Periodic Interrupt Status and Control
176 *-----------------------------------------------------------------------
177 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkbc01dd52004-01-02 16:05:07 +0000180
181/*-----------------------------------------------------------------------
182 * SCCR - System Clock and reset Control Register
183 *-----------------------------------------------------------------------
184 * Set clock output, timebase and RTC source and divider,
185 * power management and some other internal clocks
186 */
187#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
wdenkbc01dd52004-01-02 16:05:07 +0000189 SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000)
190
191/*-----------------------------------------------------------------------
192 * SIUMCR - SIU Module Configuration
193 *-----------------------------------------------------------------------
194 * Data show cycle
195 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */
wdenkbc01dd52004-01-02 16:05:07 +0000197
198/*-----------------------------------------------------------------------
199 * PLPRCR - PLL, Low-Power, and Reset Control Register
200 *-----------------------------------------------------------------------
201 * Set all bits to 40 Mhz
202 *
203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
wdenkbc01dd52004-01-02 16:05:07 +0000205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenkbc01dd52004-01-02 16:05:07 +0000207
208/*-----------------------------------------------------------------------
209 * UMCR - UIMB Module Configuration Register
210 *-----------------------------------------------------------------------
211 *
212 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
wdenkbc01dd52004-01-02 16:05:07 +0000214
215/*-----------------------------------------------------------------------
216 * ICTRL - I-Bus Support Control Register
217 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenkbc01dd52004-01-02 16:05:07 +0000219
220/*-----------------------------------------------------------------------
221 * USIU - Memory Controller Register
222 *-----------------------------------------------------------------------
223 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA)
225#define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000226/* SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
228#define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000229/* PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA)
231#define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
wdenkbc01dd52004-01-02 16:05:07 +0000232/* config registers: */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
234#define CONFIG_SYS_OR3_PRELIM (0xffff0000)
wdenkbc01dd52004-01-02 16:05:07 +0000235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
wdenkbc01dd52004-01-02 16:05:07 +0000237
238/*-----------------------------------------------------------------------
239 * DER - Timer Decrementer
240 *-----------------------------------------------------------------------
241 * Initialise to zero
242 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_DER 0x00000000
wdenkbc01dd52004-01-02 16:05:07 +0000244
wdenkbc01dd52004-01-02 16:05:07 +0000245#endif /* __CONFIG_H */