blob: 39ba94065ab3a95d171092af0b08a5de48fc7923 [file] [log] [blame]
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewd98a8d62007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
38/* Command line configuration */
TsiChungLiewd98a8d62007-10-25 17:16:22 -050039#undef CONFIG_CMD_PCI
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050040#define CONFIG_CMD_REGINFO
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050041
42/* Network configuration */
43#define CONFIG_MCFFEC
44#ifdef CONFIG_MCFFEC
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050045# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050046# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047# define CONFIG_SYS_DISCOVER_PHY
48# define CONFIG_SYS_RX_ETH_BUFFER 8
49# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050050
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051# define CONFIG_SYS_FEC0_PINMUX 0
52# define CONFIG_SYS_FEC1_PINMUX 0
53# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
54# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050055# define MCFFEC_TOUT_LOOP 50000
56# define CONFIG_HAS_ETH1
57
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050058# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050059# define CONFIG_ETHPRIME "FEC0"
60# define CONFIG_IPADDR 192.162.1.2
61# define CONFIG_NETMASK 255.255.255.0
62# define CONFIG_SERVERIP 192.162.1.1
63# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050064
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
66# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050067# define FECDUPLEX FULL
68# define FECSPEED _100BASET
69# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
71# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050072# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050074#endif
75
76#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050078/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050080#define CONFIG_EXTRA_ENV_SETTINGS \
81 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020082 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050083 "loadaddr=0x40010000\0" \
84 "sbfhdr=sbfhdr.bin\0" \
85 "uboot=u-boot.bin\0" \
86 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020087 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050088 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080089 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050090 "sf erase 0 30000;" \
91 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050092 "save\0" \
93 ""
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050094#else
95/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#ifdef CONFIG_SYS_ATMEL_BOOT
97# define CONFIG_SYS_UBOOT_END 0x0403FFFF
98#elif defined(CONFIG_SYS_INTEL_BOOT)
99# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500100#endif
101#define CONFIG_EXTRA_ENV_SETTINGS \
102 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200103 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500104 "loadaddr=0x40010000\0" \
105 "uboot=u-boot.bin\0" \
106 "load=tftp ${loadaddr} ${uboot}\0" \
107 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200108 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
109 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
110 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
111 __stringify(CONFIG_SYS_UBOOT_END) ";" \
112 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500113 " ${filesize}; save\0" \
114 ""
115#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500116
117/* ATA configuration */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500118#define CONFIG_IDE_RESET 1
119#define CONFIG_IDE_PREINIT 1
120#define CONFIG_ATAPI
121#undef CONFIG_LBA48
122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_IDE_MAXBUS 1
124#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
127#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
130#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
131#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
132#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500133
134/* Realtime clock */
135#define CONFIG_MCFRTC
136#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500138
139/* Timer */
140#define CONFIG_MCFTMR
141#undef CONFIG_MCFPIT
142
143/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200144#define CONFIG_SYS_I2C
145#define CONFIG_SYS_I2C_FSL
146#define CONFIG_SYS_FSL_I2C_SPEED 80000
147#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason56ef75c2013-11-06 22:59:08 +0800148#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500150
TsiChung Liew523d9632008-03-25 15:41:15 -0500151/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000152#define CONFIG_CF_SPI
TsiChung Liew523d9632008-03-25 15:41:15 -0500153#define CONFIG_CF_DSPI
TsiChung Liew663c9522008-07-23 17:53:36 -0500154#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liew663c9522008-07-23 17:53:36 -0500156#ifdef CONFIG_CMD_SPI
TsiChung Liewacf12fb2008-08-06 19:14:08 -0500157
TsiChung Liewa424ba22009-06-30 14:18:29 +0000158# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
159 DSPI_CTAR_PCSSCK_1CLK | \
160 DSPI_CTAR_PASC(0) | \
161 DSPI_CTAR_PDT(0) | \
162 DSPI_CTAR_CSSCK(0) | \
163 DSPI_CTAR_ASC(0) | \
164 DSPI_CTAR_DT(1))
TsiChung Liew663c9522008-07-23 17:53:36 -0500165#endif
TsiChung Liew523d9632008-03-25 15:41:15 -0500166
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500167/* PCI */
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500168#ifdef CONFIG_CMD_PCI
TsiChung Liew521f97b2008-03-30 01:19:06 -0500169#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew3b790502008-01-14 17:11:47 -0600170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
174#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
175#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
178#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
179#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
182#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
183#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500184#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500185
186/* FPGA - Spartan 2 */
187/* experiment
Michal Simekb6b8aaa2013-05-01 18:05:56 +0200188#define CONFIG_FPGA
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500189#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_FPGA_PROG_FEEDBACK
191#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500192*/
193
194/* Input, PCI, Flexbus, and VCO */
195#define CONFIG_EXTRA_CLOCK
196
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500197#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500200
201#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500203#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500205#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
207#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
208#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500213
214/*
215 * Low Level Configuration Settings
216 * (address mappings, register initial values, etc.)
217 * You should know what you are doing if you make changes here.
218 */
219
220/*-----------------------------------------------------------------------
221 * Definitions for initial stack pointer and data area (in DPRAM)
222 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200224#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200226#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200228#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500229
230/*-----------------------------------------------------------------------
231 * Start addresses for the final memory configuration
232 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500234 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_SDRAM_BASE 0x40000000
236#define CONFIG_SYS_SDRAM_BASE1 0x48000000
237#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
238#define CONFIG_SYS_SDRAM_CFG1 0x65311610
239#define CONFIG_SYS_SDRAM_CFG2 0x59670000
240#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
241#define CONFIG_SYS_SDRAM_EMOD 0x40010000
242#define CONFIG_SYS_SDRAM_MODE 0x00010033
243#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
246#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500247
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500248#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800249# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200250# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500251#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500253#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
255#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jinded4eb42011-08-19 10:10:40 +0800256
257/* Reserve 256 kB for malloc() */
258#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500259
260/*
261 * For booting Linux, the board info and command line data
262 * have to be in the first 8 MB of memory, since this is
263 * the maximum mapped by the Linux kernel during initialization ??
264 */
265/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500267
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500268/*
269 * Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800270 * Environment is not embedded in u-boot. First time runing may have env
271 * crc error warning if there is no correct environment on the flash.
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500272 */
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500273#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD4539b1c2008-09-10 22:48:00 +0200274# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200275# define CONFIG_ENV_SPI_CS 1
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500276#else
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200277# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500278#endif
279#undef CONFIG_ENV_OVERWRITE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500280
281/*-----------------------------------------------------------------------
282 * FLASH organization
283 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000285# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
286# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200287# define CONFIG_ENV_OFFSET 0x30000
288# define CONFIG_ENV_SIZE 0x2000
289# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500290#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#ifdef CONFIG_SYS_ATMEL_BOOT
292# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
293# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
294# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jinded4eb42011-08-19 10:10:40 +0800295# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
296# define CONFIG_ENV_SIZE 0x2000
297# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500298#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#ifdef CONFIG_SYS_INTEL_BOOT
300# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
301# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
302# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
303# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200304# define CONFIG_ENV_SIZE 0x2000
305# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500306#endif
307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_FLASH_CFI
309#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500310
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200311# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000312# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
314# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
315# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
316# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
317# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
318# define CONFIG_SYS_FLASH_CHECKSUM
319# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liew77551092008-07-23 17:37:10 -0500320# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500321
TsiChung Liew77551092008-07-23 17:37:10 -0500322#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323# define CONFIG_SYS_ATMEL_REGION 4
324# define CONFIG_SYS_ATMEL_TOTALSECT 11
325# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
326# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liew523d9632008-03-25 15:41:15 -0500327#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500328#endif
329
330/*
331 * This is setting for JFFS2 support in u-boot.
332 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
333 */
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500334#ifdef CONFIG_CMD_JFFS2
335#ifdef CF_STMICRO_BOOT
336# define CONFIG_JFFS2_DEV "nor1"
337# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500339#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500341# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500342# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500344#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500346# define CONFIG_JFFS2_DEV "nor0"
347# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500349#endif
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500350#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500351
352/*-----------------------------------------------------------------------
353 * Cache Configuration
354 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500356
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600357#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200358 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600359#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200360 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600361#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
362#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
363#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
364 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
365 CF_ACR_EN | CF_ACR_SM_ALL)
366#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
367 CF_CACR_ICINVA | CF_CACR_EUSP)
368#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
369 CF_CACR_DEC | CF_CACR_DDCM_P | \
370 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
371
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500372/*-----------------------------------------------------------------------
373 * Memory bank definitions
374 */
375/*
376 * CS0 - NOR Flash 1, 2, 4, or 8MB
377 * CS1 - CompactFlash and registers
378 * CS2 - CPLD
379 * CS3 - FPGA
380 * CS4 - Available
381 * CS5 - Available
382 */
383
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500385 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_CS0_BASE 0x04000000
387#define CONFIG_SYS_CS0_MASK 0x00070001
388#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500389/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_CS1_BASE 0x00000000
391#define CONFIG_SYS_CS1_MASK 0x01FF0001
392#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500393
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500395#else
396/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_CS0_BASE 0x00000000
398#define CONFIG_SYS_CS0_MASK 0x01FF0001
399#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500400 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_CS1_BASE 0x04000000
402#define CONFIG_SYS_CS1_MASK 0x00070001
403#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500404
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500406#endif
407
408/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409#define CONFIG_SYS_CS2_BASE 0x08000000
410#define CONFIG_SYS_CS2_MASK 0x00070001
411#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500412
413/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_CS3_BASE 0x09000000
415#define CONFIG_SYS_CS3_MASK 0x00070001
416#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500417
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500418#endif /* _M54455EVB_H */