blob: 999bcd94952939a619f5d4ac1ee62f6d4cca3bdd [file] [log] [blame]
TsiChung Liewf6afe722007-06-18 13:50:13 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liewf6afe722007-06-18 13:50:13 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5329EVB_H
15#define _M5329EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liewf6afe722007-06-18 13:50:13 -050021
TsiChungLiewdb0022d2007-08-05 03:19:10 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewf6afe722007-06-18 13:50:13 -050024
25#undef CONFIG_WATCHDOG
26#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27
TsiChungLiewaedd3d72007-08-15 15:39:17 -050028/* Command line configuration */
TsiChungLiewaedd3d72007-08-15 15:39:17 -050029#define CONFIG_CMD_REGINFO
TsiChung6373c0c2007-07-10 15:45:43 -050030
stany MARCEL5ac9ea62011-10-19 00:17:13 +080031#ifdef CONFIG_NANDFLASH_SIZE
TsiChungLiewaedd3d72007-08-15 15:39:17 -050032# define CONFIG_CMD_NAND
TsiChungLiewec8468f2007-08-05 04:31:18 -050033#endif
34
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liewf6afe722007-06-18 13:50:13 -050036
37#define CONFIG_MCFFEC
38#ifdef CONFIG_MCFFEC
TsiChung Liewf6afe722007-06-18 13:50:13 -050039# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050040# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041# define CONFIG_SYS_DISCOVER_PHY
42# define CONFIG_SYS_RX_ETH_BUFFER 8
43# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050044
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045# define CONFIG_SYS_FEC0_PINMUX 0
46# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020047# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
49# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liewf6afe722007-06-18 13:50:13 -050050# define FECDUPLEX FULL
51# define FECSPEED _100BASET
52# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050055# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liewf6afe722007-06-18 13:50:13 -050057#endif
58
TsiChung Liewf6afe722007-06-18 13:50:13 -050059#define CONFIG_MCFRTC
TsiChungLiew2e0aeef2007-07-05 22:39:07 -050060#undef RTC_DEBUG
TsiChung Liewf6afe722007-06-18 13:50:13 -050061
62/* Timer */
63#define CONFIG_MCFTMR
TsiChung Liewf6afe722007-06-18 13:50:13 -050064#undef CONFIG_MCFPIT
TsiChung Liewf6afe722007-06-18 13:50:13 -050065
TsiChungLiew876343b2007-08-05 04:11:20 -050066/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020067#define CONFIG_SYS_I2C
68#define CONFIG_SYS_I2C_FSL
69#define CONFIG_SYS_FSL_I2C_SPEED 80000
70#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
71#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew876343b2007-08-05 04:11:20 -050073
TsiChungLiewaedd3d72007-08-15 15:39:17 -050074#define CONFIG_UDP_CHECKSUM
75
TsiChung Liewf6afe722007-06-18 13:50:13 -050076#ifdef CONFIG_MCFFEC
TsiChungLiew876343b2007-08-05 04:11:20 -050077# define CONFIG_IPADDR 192.162.1.2
78# define CONFIG_NETMASK 255.255.255.0
79# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050080# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050081#endif /* FEC_ENET */
82
83#define CONFIG_HOSTNAME M5329EVB
84#define CONFIG_EXTRA_ENV_SETTINGS \
85 "netdev=eth0\0" \
86 "loadaddr=40010000\0" \
87 "u-boot=u-boot.bin\0" \
88 "load=tftp ${loadaddr) ${u-boot}\0" \
89 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080090 "prog=prot off 0 3ffff;" \
91 "era 0 3ffff;" \
TsiChung Liewf6afe722007-06-18 13:50:13 -050092 "cp.b ${loadaddr} 0 ${filesize};" \
93 "save\0" \
94 ""
95
TsiChungLiew876343b2007-08-05 04:11:20 -050096#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liewf6afe722007-06-18 13:50:13 -050098
TsiChungLiewaedd3d72007-08-15 15:39:17 -050099#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500101#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500103#endif
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
106#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
107#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
108#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_CLK 80000000
111#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liewf6afe722007-06-18 13:50:13 -0500112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewec8468f2007-08-05 04:31:18 -0500116
TsiChung Liewf6afe722007-06-18 13:50:13 -0500117/*
118 * Low Level Configuration Settings
119 * (address mappings, register initial values, etc.)
120 * You should know what you are doing if you make changes here.
121 */
122/*-----------------------------------------------------------------------
123 * Definitions for initial stack pointer and data area (in DPRAM)
124 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200126#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200128#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewf6afe722007-06-18 13:50:13 -0500130
131/*-----------------------------------------------------------------------
132 * Start addresses for the final memory configuration
133 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500135 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_SDRAM_BASE 0x40000000
137#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
138#define CONFIG_SYS_SDRAM_CFG1 0x53722730
139#define CONFIG_SYS_SDRAM_CFG2 0x56670000
140#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
141#define CONFIG_SYS_SDRAM_EMOD 0x40010000
142#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
145#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
148#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
151#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500152
153/*
154 * For booting Linux, the board info and command line data
155 * have to be in the first 8 MB of memory, since this is
156 * the maximum mapped by the Linux kernel during initialization ??
157 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000159#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500160
161/*-----------------------------------------------------------------------
162 * FLASH organization
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_CFI
165#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200166# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
168# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
169# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
170# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
171# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500172#endif
173
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800174#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175# define CONFIG_SYS_MAX_NAND_DEVICE 1
176# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
177# define CONFIG_SYS_NAND_SIZE 1
178# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500179# define NAND_ALLOW_ERASE_ALL 1
180# define CONFIG_JFFS2_NAND 1
181# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500183# define CONFIG_JFFS2_PART_OFFSET 0x00000000
TsiChungLiewec8468f2007-08-05 04:31:18 -0500184#endif
185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewf6afe722007-06-18 13:50:13 -0500187
188/* Configuration for environment
189 * Environment is embedded in u-boot in the second sector of the flash
190 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200191#define CONFIG_ENV_OFFSET 0x4000
192#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200193#define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liewf6afe722007-06-18 13:50:13 -0500194
angelo@sysam.it6312a952015-03-29 22:54:16 +0200195#define LDS_BOARD_TEXT \
196 . = DEFINED(env_offset) ? env_offset : .; \
197 common/env_embedded.o (.text*);
198
TsiChung Liewf6afe722007-06-18 13:50:13 -0500199/*-----------------------------------------------------------------------
200 * Cache Configuration
201 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewf6afe722007-06-18 13:50:13 -0500203
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600204#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200205 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600206#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200207 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600208#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
209#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
210 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
211 CF_ACR_EN | CF_ACR_SM_ALL)
212#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
213 CF_CACR_DCM_P)
214
TsiChung Liewf6afe722007-06-18 13:50:13 -0500215/*-----------------------------------------------------------------------
216 * Chipselect bank definitions
217 */
218/*
219 * CS0 - NOR Flash 1, 2, 4, or 8MB
220 * CS1 - CompactFlash and registers
221 * CS2 - NAND Flash 16, 32, or 64MB
222 * CS3 - Available
223 * CS4 - Available
224 * CS5 - Available
225 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_CS0_BASE 0
227#define CONFIG_SYS_CS0_MASK 0x007f0001
228#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500229
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_CS1_BASE 0x10000000
231#define CONFIG_SYS_CS1_MASK 0x001f0001
232#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liewf6afe722007-06-18 13:50:13 -0500233
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800234#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800236#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liewf6afe722007-06-18 13:50:13 -0500238#endif
239
TsiChung Liewf6afe722007-06-18 13:50:13 -0500240#endif /* _M5329EVB_H */