blob: 4f7a19b5d3221d6c8f5b58be9afa7de3cfdceb5f [file] [log] [blame]
TsiChungLiew34674692007-08-16 13:20:50 -05001/*
2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew34674692007-08-16 13:20:50 -05006 */
7
8#ifndef _M5253EVBE_H
9#define _M5253EVBE_H
10
TsiChungLiew34674692007-08-16 13:20:50 -050011#define CONFIG_M5253EVBE /* define board type */
12
13#define CONFIG_MCFTMR
14
15#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020016#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew34674692007-08-16 13:20:50 -050017
18#undef CONFIG_WATCHDOG /* disable watchdog */
19
TsiChungLiew34674692007-08-16 13:20:50 -050020
21/* Configuration for environment
22 * Environment is embedded in u-boot in the second sector of the flash
23 */
24#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020025#define CONFIG_ENV_OFFSET 0x4000
26#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020027#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiew34674692007-08-16 13:20:50 -050028#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020029#define CONFIG_ENV_ADDR 0xffe04000
30#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020031#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiew34674692007-08-16 13:20:50 -050032#endif
33
angelo@sysam.it6312a952015-03-29 22:54:16 +020034#define LDS_BOARD_TEXT \
35 . = DEFINED(env_offset) ? env_offset : .; \
36 common/env_embedded.o (.text)
37
TsiChungLiew34674692007-08-16 13:20:50 -050038/*
39 * BOOTP options
40 */
41#undef CONFIG_BOOTP_BOOTFILESIZE
42#undef CONFIG_BOOTP_BOOTPATH
43#undef CONFIG_BOOTP_GATEWAY
44#undef CONFIG_BOOTP_HOSTNAME
45
46/*
47 * Command line configuration.
48 */
TsiChungLiew34674692007-08-16 13:20:50 -050049
50/* ATA */
TsiChungLiew34674692007-08-16 13:20:50 -050051#define CONFIG_IDE_RESET 1
52#define CONFIG_IDE_PREINIT 1
53#define CONFIG_ATAPI
54#undef CONFIG_LBA48
55
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_IDE_MAXBUS 1
57#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew34674692007-08-16 13:20:50 -050058
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
60#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew34674692007-08-16 13:20:50 -050061
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
63#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
64#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
65#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew34674692007-08-16 13:20:50 -050066
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew34674692007-08-16 13:20:50 -050068
69#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050071#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050073#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
75#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
76#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChungLiew34674692007-08-16 13:20:50 -050079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_MEMTEST_START 0x400
81#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiew34674692007-08-16 13:20:50 -050082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
84#define CONFIG_SYS_FAST_CLK
85#ifdef CONFIG_SYS_FAST_CLK
86# define CONFIG_SYS_PLLCR 0x1243E054
87# define CONFIG_SYS_CLK 140000000
TsiChungLiew34674692007-08-16 13:20:50 -050088#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089# define CONFIG_SYS_PLLCR 0x135a4140
90# define CONFIG_SYS_CLK 70000000
TsiChungLiew34674692007-08-16 13:20:50 -050091#endif
92
93/*
94 * Low Level Configuration Settings
95 * (address mappings, register initial values, etc.)
96 * You should know what you are doing if you make changes here.
97 */
98
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
100#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChungLiew34674692007-08-16 13:20:50 -0500101
102/*
103 * Definitions for initial stack pointer and data area (in DPRAM)
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200106#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200107#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew34674692007-08-16 13:20:50 -0500109
110/*
111 * Start addresses for the final memory configuration
112 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew34674692007-08-16 13:20:50 -0500114 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_SDRAM_BASE 0x00000000
116#define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
TsiChungLiew34674692007-08-16 13:20:50 -0500117
118#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChungLiew34674692007-08-16 13:20:50 -0500120#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiew34674692007-08-16 13:20:50 -0500122#endif
123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_MONITOR_LEN 0x40000
125#define CONFIG_SYS_MALLOC_LEN (256 << 10)
126#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChungLiew34674692007-08-16 13:20:50 -0500127
128/*
129 * For booting Linux, the board info and command line data
130 * have to be in the first 8 MB of memory, since this is
131 * the maximum mapped by the Linux kernel during initialization ??
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000134#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew34674692007-08-16 13:20:50 -0500135
136/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000137#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
139#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
140#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChungLiew34674692007-08-16 13:20:50 -0500141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200143#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_FLASH_SIZE 0x200000
145#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiew34674692007-08-16 13:20:50 -0500146
147/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew34674692007-08-16 13:20:50 -0500149
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600150#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200151 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600152#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200153 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600154#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
155#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
156 CF_ADDRMASK(2) | \
157 CF_ACR_EN | CF_ACR_SM_ALL)
158#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
159 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
160 CF_ACR_EN | CF_ACR_SM_ALL)
161#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
162 CF_CACR_DBWE)
163
TsiChungLiew34674692007-08-16 13:20:50 -0500164/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_FECI2C 0xF0
TsiChungLiew34674692007-08-16 13:20:50 -0500166
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000167#define CONFIG_SYS_CS0_BASE 0xFFE00000
168#define CONFIG_SYS_CS0_MASK 0x001F0021
169#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiew34674692007-08-16 13:20:50 -0500170
171/*-----------------------------------------------------------------------
172 * Port configuration
173 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
175#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
176#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
177#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
178#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
179#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
180#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiew34674692007-08-16 13:20:50 -0500181
182#endif /* _M5253EVB_H */