blob: c26cf89f5ff7f526174ff77b4fbf12d4267bd82a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
trem0053e3c2013-09-10 22:08:39 +02002/*
3 *
4 * Configuration settings for the Armadeus Project motherboard APF27
5 *
6 * Copyright (C) 2008-2013 Eric Jarrige <eric.jarrige@armadeus.org>
trem0053e3c2013-09-10 22:08:39 +02007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
trem0053e3c2013-09-10 22:08:39 +020012#define CONFIG_ENV_VERSION 10
trem0053e3c2013-09-10 22:08:39 +020013#define CONFIG_BOARD_NAME apf27
14
15/*
16 * SoC configurations
17 */
Masahiro Yamada4fb5d072014-11-06 14:59:36 +090018#define CONFIG_MX27 /* This is a Freescale i.MX27 Chip */
trem0053e3c2013-09-10 22:08:39 +020019#define CONFIG_MACH_TYPE 1698 /* APF27 */
trem0053e3c2013-09-10 22:08:39 +020020
21/*
22 * Enable the call to miscellaneous platform dependent initialization.
23 */
trem0053e3c2013-09-10 22:08:39 +020024
25/*
trem0053e3c2013-09-10 22:08:39 +020026 * SPL
27 */
trem0053e3c2013-09-10 22:08:39 +020028#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
trem0053e3c2013-09-10 22:08:39 +020029#define CONFIG_SPL_MAX_SIZE 2048
trem0053e3c2013-09-10 22:08:39 +020030
31/* NAND boot config */
trem0053e3c2013-09-10 22:08:39 +020032#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
33#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
34#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
35#define CONFIG_SYS_NAND_U_BOOT_SIZE CONFIG_SYS_MONITOR_LEN - 0x800
36
37/*
38 * BOOTP options
39 */
trem0053e3c2013-09-10 22:08:39 +020040#define CONFIG_BOOTP_BOOTFILESIZE
trem0053e3c2013-09-10 22:08:39 +020041#define CONFIG_BOOTP_DNS2
42
Mario Six790d8442018-03-28 14:38:20 +020043#define CONFIG_HOSTNAME "apf27"
trem0053e3c2013-09-10 22:08:39 +020044#define CONFIG_ROOTPATH "/tftpboot/" __stringify(CONFIG_BOARD_NAME) "-root"
45
46/*
trem0053e3c2013-09-10 22:08:39 +020047 * Memory configurations
48 */
49#define CONFIG_NR_DRAM_POPULATED 1
trem0053e3c2013-09-10 22:08:39 +020050
51#define ACFG_SDRAM_MBYTE_SYZE 64
52
53#define PHYS_SDRAM_1 0xA0000000
54#define PHYS_SDRAM_2 0xB0000000
55#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (512<<10))
trem0053e3c2013-09-10 22:08:39 +020057
58#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE \
59 + PHYS_SDRAM_1_SIZE - 0x0100000)
60
trem0053e3c2013-09-10 22:08:39 +020061/*
62 * FLASH organization
63 */
64#define ACFG_MONITOR_OFFSET 0x00000000
65#define CONFIG_SYS_MONITOR_LEN 0x00100000 /* 1MiB */
trem0053e3c2013-09-10 22:08:39 +020066#define CONFIG_ENV_OVERWRITE
trem0053e3c2013-09-10 22:08:39 +020067#define CONFIG_ENV_RANGE 0X00080000 /* 512kB */
trem0053e3c2013-09-10 22:08:39 +020068#define CONFIG_FIRMWARE_OFFSET 0x00200000
69#define CONFIG_FIRMWARE_SIZE 0x00080000 /* 512kB */
70#define CONFIG_KERNEL_OFFSET 0x00300000
71#define CONFIG_ROOTFS_OFFSET 0x00800000
72
trem0053e3c2013-09-10 22:08:39 +020073/*
74 * U-Boot general configurations
75 */
trem0053e3c2013-09-10 22:08:39 +020076#define CONFIG_SYS_CBSIZE 2048 /* console I/O buffer */
trem0053e3c2013-09-10 22:08:39 +020077#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
78 /* Boot argument buffer size */
trem0053e3c2013-09-10 22:08:39 +020079
trem0053e3c2013-09-10 22:08:39 +020080/*
81 * Boot Linux
82 */
83#define CONFIG_CMDLINE_TAG /* send commandline to Kernel */
84#define CONFIG_SETUP_MEMORY_TAGS /* send memory definition to kernel */
85#define CONFIG_INITRD_TAG /* send initrd params */
86
trem0053e3c2013-09-10 22:08:39 +020087#define CONFIG_BOOTFILE __stringify(CONFIG_BOARD_NAME) "-linux.bin"
trem0053e3c2013-09-10 22:08:39 +020088
89#define ACFG_CONSOLE_DEV ttySMX0
90#define CONFIG_BOOTCOMMAND "run ubifsboot"
91#define CONFIG_SYS_AUTOLOAD "no"
92/*
93 * Default load address for user programs and kernel
94 */
95#define CONFIG_LOADADDR 0xA0000000
96#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
97
98/*
99 * Extra Environments
100 */
101#define CONFIG_EXTRA_ENV_SETTINGS \
102 "env_version=" __stringify(CONFIG_ENV_VERSION) "\0" \
103 "consoledev=" __stringify(ACFG_CONSOLE_DEV) "\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400104 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
trem0053e3c2013-09-10 22:08:39 +0200105 "partition=nand0,6\0" \
106 "u-boot_addr=" __stringify(ACFG_MONITOR_OFFSET) "\0" \
107 "env_addr=" __stringify(CONFIG_ENV_OFFSET) "\0" \
108 "firmware_addr=" __stringify(CONFIG_FIRMWARE_OFFSET) "\0" \
109 "firmware_size=" __stringify(CONFIG_FIRMWARE_SIZE) "\0" \
110 "kernel_addr=" __stringify(CONFIG_KERNEL_OFFSET) "\0" \
111 "rootfs_addr=" __stringify(CONFIG_ROOTFS_OFFSET) "\0" \
112 "board_name=" __stringify(CONFIG_BOARD_NAME) "\0" \
113 "kernel_addr_r=A0000000\0" \
114 "check_env=if test -n ${flash_env_version}; " \
115 "then env default env_version; " \
116 "else env set flash_env_version ${env_version}; env save; "\
117 "fi; " \
118 "if itest ${flash_env_version} < ${env_version}; then " \
119 "echo \"*** Warning - Environment version" \
120 " change suggests: run flash_reset_env; reset\"; "\
121 "env default flash_reset_env; "\
122 "fi; \0" \
123 "check_flash=nand lock; nand unlock ${env_addr}; \0" \
124 "flash_reset_env=env default -f -a; saveenv; run update_env;" \
125 "echo Flash environment variables erased!\0" \
126 "download_uboot=tftpboot ${loadaddr} ${board_name}" \
127 "-u-boot-with-spl.bin\0" \
128 "flash_uboot=nand unlock ${u-boot_addr} ;" \
129 "nand erase.part u-boot;" \
130 "if nand write.trimffs ${fileaddr} ${u-boot_addr} ${filesize};"\
131 "then nand lock; nand unlock ${env_addr};" \
132 "echo Flashing of uboot succeed;" \
133 "else echo Flashing of uboot failed;" \
134 "fi; \0" \
135 "update_uboot=run download_uboot flash_uboot\0" \
136 "download_env=tftpboot ${loadaddr} ${board_name}" \
137 "-u-boot-env.txt\0" \
138 "flash_env=env import -t ${loadaddr}; env save; \0" \
139 "update_env=run download_env flash_env\0" \
140 "update_all=run update_env update_uboot\0" \
141 "unlock_regs=mw 10000008 0; mw 10020008 0\0" \
142
143/*
144 * Serial Driver
145 */
146#define CONFIG_MXC_UART
trem0053e3c2013-09-10 22:08:39 +0200147#define CONFIG_MXC_UART_BASE UART1_BASE
148
149/*
trem0053e3c2013-09-10 22:08:39 +0200150 * NOR
151 */
152
153/*
154 * NAND
155 */
trem0053e3c2013-09-10 22:08:39 +0200156
157#define CONFIG_MXC_NAND_REGS_BASE 0xD8000000
158#define CONFIG_SYS_NAND_BASE CONFIG_MXC_NAND_REGS_BASE
159#define CONFIG_SYS_MAX_NAND_DEVICE 1
160
161#define CONFIG_MXC_NAND_HWECC
162#define CONFIG_SYS_NAND_LARGEPAGE
trem0053e3c2013-09-10 22:08:39 +0200163#define CONFIG_SYS_NAND_PAGE_SIZE 2048
164#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
165#define CONFIG_SYS_NAND_PAGE_COUNT CONFIG_SYS_NAND_BLOCK_SIZE / \
166 CONFIG_SYS_NAND_PAGE_SIZE
167#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
168#define CONFIG_SYS_NAND_BAD_BLOCK_POS 11
169#define NAND_MAX_CHIPS 1
170
171#define CONFIG_FLASH_SHOW_PROGRESS 45
172#define CONFIG_SYS_NAND_QUIET 1
173
174/*
175 * Partitions & Filsystems
176 */
trem0053e3c2013-09-10 22:08:39 +0200177
178/*
trem0053e3c2013-09-10 22:08:39 +0200179 * Ethernet (on SOC imx FEC)
180 */
181#define CONFIG_FEC_MXC
182#define CONFIG_FEC_MXC_PHYADDR 0x1f
trem0053e3c2013-09-10 22:08:39 +0200183
184/*
trem97852892013-09-10 22:08:40 +0200185 * FPGA
186 */
trem97852892013-09-10 22:08:40 +0200187#define CONFIG_FPGA_COUNT 1
trem97852892013-09-10 22:08:40 +0200188#define CONFIG_SYS_FPGA_WAIT 250 /* 250 ms */
189#define CONFIG_SYS_FPGA_PROG_FEEDBACK
190#define CONFIG_SYS_FPGA_CHECK_CTRLC
191#define CONFIG_SYS_FPGA_CHECK_ERROR
192
193/*
trem0053e3c2013-09-10 22:08:39 +0200194 * Fuses - IIM
195 */
196#ifdef CONFIG_CMD_IMX_FUSE
197#define IIM_MAC_BANK 0
198#define IIM_MAC_ROW 5
199#define IIM0_SCC_KEY 11
200#define IIM1_SUID 1
201#endif
202
203/*
204 * I2C
205 */
206
207#ifdef CONFIG_CMD_I2C
trem03997412013-09-21 18:13:36 +0200208#define CONFIG_SYS_I2C
209#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200210#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
211#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
trem03997412013-09-21 18:13:36 +0200212#define CONFIG_SYS_MXC_I2C1_SPEED 100000 /* 100 kHz */
213#define CONFIG_SYS_MXC_I2C1_SLAVE 0x7F
214#define CONFIG_SYS_MXC_I2C2_SPEED 100000 /* 100 kHz */
215#define CONFIG_SYS_MXC_I2C2_SLAVE 0x7F
trem0053e3c2013-09-10 22:08:39 +0200216#define CONFIG_SYS_I2C_NOPROBES { }
217
218#ifdef CONFIG_CMD_EEPROM
219# define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24LC02 */
220# define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
221#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
222#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* msec */
223#endif /* CONFIG_CMD_EEPROM */
224#endif /* CONFIG_CMD_I2C */
225
226/*
227 * SD/MMC
228 */
229#ifdef CONFIG_CMD_MMC
trem0053e3c2013-09-10 22:08:39 +0200230#define CONFIG_MXC_MCI_REGS_BASE 0x10014000
231#endif
232
233/*
234 * RTC
235 */
236#ifdef CONFIG_CMD_DATE
237#define CONFIG_RTC_DS1374
238#define CONFIG_SYS_RTC_BUS_NUM 0
239#endif /* CONFIG_CMD_DATE */
240
241/*
trem0053e3c2013-09-10 22:08:39 +0200242 * PLL
243 *
244 * 31 | x |x| x x x x |x x x x x x x x x x |x x|x x x x|x x x x x x x x x x| 0
245 * |CPLM|X|----PD---|--------MFD---------|XXX|--MFI--|-----MFN-----------|
246 */
247#define CONFIG_MX27_CLK32 32768 /* 32768 or 32000 Hz crystal */
248
249#if (ACFG_SDRAM_MBYTE_SYZE == 64) /* micron MT46H16M32LF -6 */
250/* micron 64MB */
251#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
252#define PHYS_SDRAM_2_SIZE 0x04000000 /* 64 MB */
253#endif
254
255#if (ACFG_SDRAM_MBYTE_SYZE == 128)
256/* micron 128MB */
257#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
258#define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
259#endif
260
261#if (ACFG_SDRAM_MBYTE_SYZE == 256)
262/* micron 256MB */
263#define PHYS_SDRAM_1_SIZE 0x10000000 /* 256 MB */
264#define PHYS_SDRAM_2_SIZE 0x10000000 /* 256 MB */
265#endif
266
267#endif /* __CONFIG_H */