Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Chris Packham | a90dd4c | 2016-09-22 12:56:14 +1200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Stefan Roese <sr@denx.de> |
Chris Packham | a90dd4c | 2016-09-22 12:56:14 +1200 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <i2c.h> |
| 8 | #include <miiphy.h> |
| 9 | #include <netdev.h> |
| 10 | #include <asm/io.h> |
| 11 | #include <asm/arch/cpu.h> |
| 12 | #include <asm/arch/soc.h> |
| 13 | |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 14 | #include "../drivers/ddr/marvell/a38x/ddr3_init.h" |
Chris Packham | a90dd4c | 2016-09-22 12:56:14 +1200 | [diff] [blame] | 15 | #include <../serdes/a38x/high_speed_env_spec.h> |
| 16 | |
| 17 | DECLARE_GLOBAL_DATA_PTR; |
| 18 | |
| 19 | #define ETH_PHY_CTRL_REG 0 |
| 20 | #define ETH_PHY_CTRL_POWER_DOWN_BIT 11 |
| 21 | #define ETH_PHY_CTRL_POWER_DOWN_MASK (1 << ETH_PHY_CTRL_POWER_DOWN_BIT) |
| 22 | |
| 23 | /* |
| 24 | * Those values and defines are taken from the Marvell U-Boot version |
| 25 | * "u-boot-2013.01-2016_T1.0.eng_drop_v10" |
| 26 | */ |
| 27 | #define DB_AMC_88F68XX_GPP_OUT_ENA_LOW \ |
| 28 | (~(BIT(29))) |
| 29 | #define DB_AMC_88F68XX_GPP_OUT_ENA_MID \ |
| 30 | (~(BIT(12) | BIT(17) | BIT(18) | BIT(20) | BIT(21))) |
| 31 | #define DB_AMC_88F68XX_GPP_OUT_VAL_LOW (BIT(29)) |
| 32 | #define DB_AMC_88F68XX_GPP_OUT_VAL_MID 0x0 |
| 33 | #define DB_AMC_88F68XX_GPP_OUT_VAL_HIGH 0x0 |
| 34 | #define DB_AMC_88F68XX_GPP_POL_LOW 0x0 |
| 35 | #define DB_AMC_88F68XX_GPP_POL_MID 0x0 |
| 36 | |
| 37 | static struct serdes_map board_serdes_map[] = { |
| 38 | {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0}, |
| 39 | {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 40 | {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 41 | {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 42 | {SGMII1, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 43 | {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0} |
| 44 | }; |
| 45 | |
| 46 | int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count) |
| 47 | { |
| 48 | *serdes_map_array = board_serdes_map; |
| 49 | *count = ARRAY_SIZE(board_serdes_map); |
| 50 | return 0; |
| 51 | } |
| 52 | |
| 53 | /* |
| 54 | * Define the DDR layout / topology here in the board file. This will |
| 55 | * be used by the DDR3 init code in the SPL U-Boot version to configure |
| 56 | * the DDR3 controller. |
| 57 | */ |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 58 | static struct mv_ddr_topology_map board_topology_map = { |
| 59 | DEBUG_LEVEL_ERROR, |
Chris Packham | a90dd4c | 2016-09-22 12:56:14 +1200 | [diff] [blame] | 60 | 0x1, /* active interfaces */ |
| 61 | /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */ |
| 62 | { { { {0x1, 0, 0, 0}, |
| 63 | {0x1, 0, 0, 0}, |
| 64 | {0x1, 0, 0, 0}, |
| 65 | {0x1, 0, 0, 0}, |
| 66 | {0x1, 0, 0, 0} }, |
| 67 | SPEED_BIN_DDR_1866L, /* speed_bin */ |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 68 | MV_DDR_DEV_WIDTH_8BIT, /* memory_width */ |
| 69 | MV_DDR_DIE_CAP_2GBIT, /* mem_size */ |
Chris Packham | a90dd4c | 2016-09-22 12:56:14 +1200 | [diff] [blame] | 70 | DDR_FREQ_800, /* frequency */ |
Chris Packham | dd092bd | 2017-11-29 10:38:34 +1300 | [diff] [blame] | 71 | 0, 0, /* cas_wl cas_l */ |
Chris Packham | 3a09e13 | 2018-05-10 13:28:30 +1200 | [diff] [blame] | 72 | MV_DDR_TEMP_LOW, /* temperature */ |
| 73 | MV_DDR_TIM_DEFAULT} }, /* timing */ |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 74 | BUS_MASK_32BIT, /* Busses mask */ |
| 75 | MV_DDR_CFG_DEFAULT, /* ddr configuration data source */ |
| 76 | { {0} }, /* raw spd data */ |
| 77 | {0} /* timing parameters */ |
Chris Packham | a90dd4c | 2016-09-22 12:56:14 +1200 | [diff] [blame] | 78 | }; |
| 79 | |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 80 | struct mv_ddr_topology_map *mv_ddr_topology_map_get(void) |
Chris Packham | a90dd4c | 2016-09-22 12:56:14 +1200 | [diff] [blame] | 81 | { |
| 82 | /* Return the board topology as defined in the board code */ |
| 83 | return &board_topology_map; |
| 84 | } |
| 85 | |
| 86 | int board_early_init_f(void) |
| 87 | { |
| 88 | /* Configure MPP */ |
| 89 | writel(0x11111111, MVEBU_MPP_BASE + 0x00); |
| 90 | writel(0x11111111, MVEBU_MPP_BASE + 0x04); |
| 91 | writel(0x55066011, MVEBU_MPP_BASE + 0x08); |
| 92 | writel(0x05055550, MVEBU_MPP_BASE + 0x0c); |
| 93 | writel(0x05055555, MVEBU_MPP_BASE + 0x10); |
| 94 | writel(0x01106565, MVEBU_MPP_BASE + 0x14); |
| 95 | writel(0x40000000, MVEBU_MPP_BASE + 0x18); |
| 96 | writel(0x00004444, MVEBU_MPP_BASE + 0x1c); |
| 97 | |
| 98 | /* Set GPP Out value */ |
| 99 | writel(DB_AMC_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00); |
| 100 | writel(DB_AMC_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00); |
| 101 | |
| 102 | /* Set GPP Polarity */ |
| 103 | writel(DB_AMC_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c); |
| 104 | writel(DB_AMC_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c); |
| 105 | |
| 106 | /* Set GPP Out Enable */ |
| 107 | writel(DB_AMC_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04); |
| 108 | writel(DB_AMC_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04); |
| 109 | |
| 110 | return 0; |
| 111 | } |
| 112 | |
| 113 | int board_init(void) |
| 114 | { |
| 115 | /* adress of boot parameters */ |
| 116 | gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100; |
| 117 | |
| 118 | return 0; |
| 119 | } |
| 120 | |
| 121 | int checkboard(void) |
| 122 | { |
| 123 | puts("Board: Marvell DB-88F6820-AMC\n"); |
| 124 | |
| 125 | return 0; |
| 126 | } |
| 127 | |
| 128 | int board_eth_init(bd_t *bis) |
| 129 | { |
| 130 | cpu_eth_init(bis); /* Built in controller(s) come first */ |
| 131 | return pci_eth_init(bis); |
| 132 | } |