blob: b4a91eacb9e09b5dcbecc2432ab6789329f94e15 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu07886942013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liu07886942013-11-22 17:39:11 +08005 */
6
7/*
Shengzhou Liu031228a2014-02-21 13:16:19 +08008 * T2080/T2081 QDS board configuration file
Shengzhou Liu07886942013-11-22 17:39:11 +08009 */
10
Shengzhou Liu031228a2014-02-21 13:16:19 +080011#ifndef __T208xQDS_H
12#define __T208xQDS_H
Shengzhou Liu07886942013-11-22 17:39:11 +080013
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu07886942013-11-22 17:39:11 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
York Sune20c6852016-11-21 12:54:19 -080017#if defined(CONFIG_ARCH_T2080)
Shengzhou Liu07886942013-11-22 17:39:11 +080018#define CONFIG_FSL_SATA_V2
19#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
20#define CONFIG_SRIO1 /* SRIO port 1 */
21#define CONFIG_SRIO2 /* SRIO port 2 */
Shengzhou Liu031228a2014-02-21 13:16:19 +080022#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080023
24/* High Level Configuration Options */
Shengzhou Liu07886942013-11-22 17:39:11 +080025#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu07886942013-11-22 17:39:11 +080026#define CONFIG_ENABLE_36BIT_PHYS
27
Shengzhou Liu07886942013-11-22 17:39:11 +080028#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080029#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu07886942013-11-22 17:39:11 +080030
31#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080032#define RESET_VECTOR_OFFSET 0x27FFC
33#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080034
Miquel Raynald0935362019-10-03 19:50:03 +020035#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080036#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
37#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
38#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Pali Rohár7e814162022-04-25 14:21:20 +053039#ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
40#define CONFIG_SYS_MPC85XX_NO_RESETVEC
41#endif
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080042#endif
43
44#ifdef CONFIG_SPIFLASH
45#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080046#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
47#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
48#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080050#ifndef CONFIG_SPL_BUILD
51#define CONFIG_SYS_MPC85XX_NO_RESETVEC
52#endif
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080053#endif
54
55#ifdef CONFIG_SDCARD
56#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080057#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
58#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
59#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
60#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080061#ifndef CONFIG_SPL_BUILD
62#define CONFIG_SYS_MPC85XX_NO_RESETVEC
63#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080064#endif
65
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080066#endif /* CONFIG_RAMBOOT_PBL */
67
Shengzhou Liu07886942013-11-22 17:39:11 +080068#define CONFIG_SRIO_PCIE_BOOT_MASTER
69#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
70/* Set 1M boot space */
71#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
72#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
73 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
74#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu07886942013-11-22 17:39:11 +080075#endif
76
Shengzhou Liu07886942013-11-22 17:39:11 +080077#ifndef CONFIG_RESET_VECTOR_ADDRESS
78#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
79#endif
80
81/*
82 * These can be toggled for performance analysis, otherwise use default.
83 */
84#define CONFIG_SYS_CACHE_STASHING
Shengzhou Liu07886942013-11-22 17:39:11 +080085#ifdef CONFIG_DDR_ECC
Shengzhou Liu07886942013-11-22 17:39:11 +080086#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
87#endif
88
Shengzhou Liu07886942013-11-22 17:39:11 +080089/*
90 * Config the L3 Cache as L3 SRAM
91 */
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080092#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
93#define CONFIG_SYS_L3_SIZE (512 << 10)
Tom Rini5cd7ece2019-11-18 20:02:10 -050094#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +080095
96#define CONFIG_SYS_DCSRBAR 0xf0000000
97#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
98
99/* EEPROM */
Shengzhou Liu07886942013-11-22 17:39:11 +0800100#define CONFIG_SYS_I2C_EEPROM_NXID
101#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu07886942013-11-22 17:39:11 +0800102
103/*
104 * DDR Setup
105 */
106#define CONFIG_VERY_BIG_RAM
107#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liu07886942013-11-22 17:39:11 +0800109#define CONFIG_SYS_SPD_BUS_NUM 0
110#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
111#define SPD_EEPROM_ADDRESS1 0x51
112#define SPD_EEPROM_ADDRESS2 0x52
113#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
114#define CTRL_INTLV_PREFERED cacheline
115
116/*
117 * IFC Definitions
118 */
119#define CONFIG_SYS_FLASH_BASE 0xe0000000
120#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
121#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
122#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
123 + 0x8000000) | \
124 CSPR_PORT_SIZE_16 | \
125 CSPR_MSEL_NOR | \
126 CSPR_V)
127#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
128#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
129 CSPR_PORT_SIZE_16 | \
130 CSPR_MSEL_NOR | \
131 CSPR_V)
132#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
133/* NOR Flash Timing Params */
134#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
135
136#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
137 FTIM0_NOR_TEADC(0x5) | \
138 FTIM0_NOR_TEAHC(0x5))
139#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
140 FTIM1_NOR_TRAD_NOR(0x1A) |\
141 FTIM1_NOR_TSEQRAD_NOR(0x13))
142#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
143 FTIM2_NOR_TCH(0x4) | \
144 FTIM2_NOR_TWPH(0x0E) | \
145 FTIM2_NOR_TWP(0x1c))
146#define CONFIG_SYS_NOR_FTIM3 0x0
147
148#define CONFIG_SYS_FLASH_QUIET_TEST
149#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
150
Shengzhou Liu07886942013-11-22 17:39:11 +0800151#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
152#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
153#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
154
155#define CONFIG_SYS_FLASH_EMPTY_INFO
156#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
157 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
158
Shengzhou Liu07886942013-11-22 17:39:11 +0800159#define QIXIS_BASE 0xffdf0000
160#define QIXIS_LBMAP_SWITCH 6
161#define QIXIS_LBMAP_MASK 0x0f
162#define QIXIS_LBMAP_SHIFT 0
163#define QIXIS_LBMAP_DFLTBANK 0x00
164#define QIXIS_LBMAP_ALTBANK 0x04
York Sun23b3df92016-04-07 09:52:11 -0700165#define QIXIS_LBMAP_NAND 0x09
166#define QIXIS_LBMAP_SD 0x00
167#define QIXIS_RCW_SRC_NAND 0x104
168#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liu07886942013-11-22 17:39:11 +0800169#define QIXIS_RST_CTL_RESET 0x83
170#define QIXIS_RST_FORCE_MEM 0x1
171#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
172#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
173#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
174#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
175
176#define CONFIG_SYS_CSPR3_EXT (0xf)
177#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
178 | CSPR_PORT_SIZE_8 \
179 | CSPR_MSEL_GPCM \
180 | CSPR_V)
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000181#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800182#define CONFIG_SYS_CSOR3 0x0
183/* QIXIS Timing parameters for IFC CS3 */
184#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
185 FTIM0_GPCM_TEADC(0x0e) | \
186 FTIM0_GPCM_TEAHC(0x0e))
187#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
188 FTIM1_GPCM_TRAD(0x3f))
189#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liubdfeaf62014-03-06 15:07:39 +0800190 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liu07886942013-11-22 17:39:11 +0800191 FTIM2_GPCM_TWP(0x1f))
192#define CONFIG_SYS_CS3_FTIM3 0x0
193
194/* NAND Flash on IFC */
Shengzhou Liu07886942013-11-22 17:39:11 +0800195#define CONFIG_SYS_NAND_BASE 0xff800000
196#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
197
198#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
199#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
200 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
201 | CSPR_MSEL_NAND /* MSEL = NAND */ \
202 | CSPR_V)
203#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
204
205#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
206 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
207 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
208 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
209 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
210 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
211 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
212
Shengzhou Liu07886942013-11-22 17:39:11 +0800213/* ONFI NAND Flash mode0 Timing Params */
214#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
215 FTIM0_NAND_TWP(0x18) | \
216 FTIM0_NAND_TWCHT(0x07) | \
217 FTIM0_NAND_TWH(0x0a))
218#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
219 FTIM1_NAND_TWBE(0x39) | \
220 FTIM1_NAND_TRR(0x0e) | \
221 FTIM1_NAND_TRP(0x18))
222#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
223 FTIM2_NAND_TREH(0x0a) | \
224 FTIM2_NAND_TWHRE(0x1e))
225#define CONFIG_SYS_NAND_FTIM3 0x0
226
227#define CONFIG_SYS_NAND_DDR_LAW 11
228#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
229#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu07886942013-11-22 17:39:11 +0800230
Miquel Raynald0935362019-10-03 19:50:03 +0200231#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu07886942013-11-22 17:39:11 +0800232#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
233#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
234#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
235#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
236#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
237#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
238#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
239#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800240#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
241#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
242#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
243#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
244#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
245#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
246#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
247#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
248#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
249#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
Shengzhou Liu07886942013-11-22 17:39:11 +0800250#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
251#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
252#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
253#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
254#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
255#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
256#else
257#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
258#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
259#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
260#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
261#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
262#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
263#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
264#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800265#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
266#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
267#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
268#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
269#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
270#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
271#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
272#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liu07886942013-11-22 17:39:11 +0800273#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
274#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
275#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
276#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
277#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
278#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
279#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
280#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
281#endif
Shengzhou Liu07886942013-11-22 17:39:11 +0800282
283#if defined(CONFIG_RAMBOOT_PBL)
284#define CONFIG_SYS_RAMBOOT
285#endif
286
Shengzhou Liu07886942013-11-22 17:39:11 +0800287#define CONFIG_HWCONFIG
288
289/* define to use L1 as initial stack */
290#define CONFIG_L1_INIT_RAM
291#define CONFIG_SYS_INIT_RAM_LOCK
292#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
293#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700294#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu07886942013-11-22 17:39:11 +0800295/* The assembler doesn't like typecast */
296#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
297 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
298 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
299#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Tom Rini55f37562022-05-24 14:14:02 -0400300#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530301#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800302
303/*
304 * Serial Port
305 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800306#define CONFIG_SYS_NS16550_SERIAL
307#define CONFIG_SYS_NS16550_REG_SIZE 1
308#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
309#define CONFIG_SYS_BAUDRATE_TABLE \
310 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
311#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
312#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
313#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
314#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
315
Shengzhou Liu07886942013-11-22 17:39:11 +0800316/*
317 * I2C
318 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800319
Shengzhou Liu07886942013-11-22 17:39:11 +0800320#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
321#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
322#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
323#define I2C_MUX_CH_DEFAULT 0x8
324
Ying Zhang8876a512014-10-31 18:06:18 +0800325#define I2C_MUX_CH_VOL_MONITOR 0xa
326
327/* Voltage monitor on channel 2*/
328#define I2C_VOL_MONITOR_ADDR 0x40
329#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
330#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
331#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
332
Ying Zhang8876a512014-10-31 18:06:18 +0800333/* The lowest and highest voltage allowed for T208xQDS */
334#define VDD_MV_MIN 819
335#define VDD_MV_MAX 1212
Shengzhou Liu07886942013-11-22 17:39:11 +0800336
337/*
338 * RapidIO
339 */
340#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
341#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
342#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
343#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
344#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
345#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
346/*
347 * for slave u-boot IMAGE instored in master memory space,
348 * PHYS must be aligned based on the SIZE
349 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800350#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
351#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
352#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
353#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800354/*
355 * for slave UCODE and ENV instored in master memory space,
356 * PHYS must be aligned based on the SIZE
357 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800358#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800359#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
360#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
361
362/* slave core release by master*/
363#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
364#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
365
366/*
367 * SRIO_PCIE_BOOT - SLAVE
368 */
369#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
370#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
371#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
372 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
373#endif
374
375/*
376 * eSPI - Enhanced SPI
377 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800378
379/*
380 * General PCI
381 * Memory space is mapped 1-1, but I/O space must start from 0.
382 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400383#define CONFIG_PCIE1 /* PCIE controller 1 */
384#define CONFIG_PCIE2 /* PCIE controller 2 */
385#define CONFIG_PCIE3 /* PCIE controller 3 */
386#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800387/* controller 1, direct to uli, tgtid 3, Base address 20000 */
388#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800389#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800390#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800391#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800392
393/* controller 2, Slot 2, tgtid 2, Base address 201000 */
394#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800395#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800396#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu07886942013-11-22 17:39:11 +0800397#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800398
399/* controller 3, Slot 1, tgtid 1, Base address 202000 */
400#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800401#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800402#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu07886942013-11-22 17:39:11 +0800403#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800404
405/* controller 4, Base address 203000 */
406#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800407#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800408#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800409
410#ifdef CONFIG_PCI
Shengzhou Liu07886942013-11-22 17:39:11 +0800411#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu07886942013-11-22 17:39:11 +0800412#endif
413
414/* Qman/Bman */
415#ifndef CONFIG_NOBQFMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800416#define CONFIG_SYS_BMAN_NUM_PORTALS 18
417#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
418#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
419#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500420#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
421#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
422#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
423#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
424#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
425 CONFIG_SYS_BMAN_CENA_SIZE)
426#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
427#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800428#define CONFIG_SYS_QMAN_NUM_PORTALS 18
429#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
430#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
431#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500432#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
433#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
434#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
435#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
436#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
437 CONFIG_SYS_QMAN_CENA_SIZE)
438#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
439#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800440
441#define CONFIG_SYS_DPAA_FMAN
442#define CONFIG_SYS_DPAA_PME
443#define CONFIG_SYS_PMAN
444#define CONFIG_SYS_DPAA_DCE
445#define CONFIG_SYS_DPAA_RMAN /* RMan */
446#define CONFIG_SYS_INTERLAKEN
447
Shengzhou Liu07886942013-11-22 17:39:11 +0800448#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
449#endif /* CONFIG_NOBQFMAN */
450
451#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800452#define RGMII_PHY1_ADDR 0x1
453#define RGMII_PHY2_ADDR 0x2
454#define FM1_10GEC1_PHY_ADDR 0x3
455#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
456#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
457#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
458#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
459#endif
460
Shengzhou Liu07886942013-11-22 17:39:11 +0800461/*
462 * SATA
463 */
464#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liu07886942013-11-22 17:39:11 +0800465#define CONFIG_SATA1
466#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
467#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
468#define CONFIG_SATA2
469#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
470#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
471#define CONFIG_LBA48
Shengzhou Liu07886942013-11-22 17:39:11 +0800472#endif
473
474/*
475 * USB
476 */
Tom Riniceed5d22017-05-12 22:33:27 -0400477#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liu07886942013-11-22 17:39:11 +0800478#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu07886942013-11-22 17:39:11 +0800479#define CONFIG_HAS_FSL_DR_USB
480#endif
481
482/*
483 * SDHC
484 */
485#ifdef CONFIG_MMC
Shengzhou Liu07886942013-11-22 17:39:11 +0800486#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
487#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liu07886942013-11-22 17:39:11 +0800488#endif
489
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800490/*
491 * Dynamic MTD Partition support with mtdparts
492 */
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800493
Shengzhou Liu07886942013-11-22 17:39:11 +0800494/*
495 * Environment
496 */
497#define CONFIG_LOADS_ECHO /* echo on for serial download */
498#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
499
500/*
Shengzhou Liu07886942013-11-22 17:39:11 +0800501 * Miscellaneous configurable options
502 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800503
504/*
505 * For booting Linux, the board info and command line data
506 * have to be in the first 64 MB of memory, since this is
507 * the maximum mapped by the Linux kernel during initialization.
508 */
509#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
510#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
511
Shengzhou Liu07886942013-11-22 17:39:11 +0800512/*
513 * Environment Configuration
514 */
515#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liu07886942013-11-22 17:39:11 +0800516#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
517
Shengzhou Liu07886942013-11-22 17:39:11 +0800518#define __USB_PHY_TYPE utmi
519
520#define CONFIG_EXTRA_ENV_SETTINGS \
521 "hwconfig=fsl_ddr:" \
522 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
523 "bank_intlv=auto;" \
524 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
525 "netdev=eth0\0" \
526 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
527 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
528 "tftpflash=tftpboot $loadaddr $uboot && " \
529 "protect off $ubootaddr +$filesize && " \
530 "erase $ubootaddr +$filesize && " \
531 "cp.b $loadaddr $ubootaddr $filesize && " \
532 "protect on $ubootaddr +$filesize && " \
533 "cmp.b $loadaddr $ubootaddr $filesize\0" \
534 "consoledev=ttyS0\0" \
535 "ramdiskaddr=2000000\0" \
536 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500537 "fdtaddr=1e00000\0" \
Shengzhou Liu07886942013-11-22 17:39:11 +0800538 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500539 "bdev=sda3\0"
Shengzhou Liu07886942013-11-22 17:39:11 +0800540
541/*
542 * For emulation this causes u-boot to jump to the start of the
543 * proof point app code automatically
544 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400545#define PROOF_POINTS \
Shengzhou Liu07886942013-11-22 17:39:11 +0800546 "setenv bootargs root=/dev/$bdev rw " \
547 "console=$consoledev,$baudrate $othbootargs;" \
548 "cpu 1 release 0x29000000 - - -;" \
549 "cpu 2 release 0x29000000 - - -;" \
550 "cpu 3 release 0x29000000 - - -;" \
551 "cpu 4 release 0x29000000 - - -;" \
552 "cpu 5 release 0x29000000 - - -;" \
553 "cpu 6 release 0x29000000 - - -;" \
554 "cpu 7 release 0x29000000 - - -;" \
555 "go 0x29000000"
556
Tom Rini9aed2af2021-08-19 14:29:00 -0400557#define HVBOOT \
Shengzhou Liu07886942013-11-22 17:39:11 +0800558 "setenv bootargs config-addr=0x60000000; " \
559 "bootm 0x01000000 - 0x00f00000"
560
Tom Rini9aed2af2021-08-19 14:29:00 -0400561#define ALU \
Shengzhou Liu07886942013-11-22 17:39:11 +0800562 "setenv bootargs root=/dev/$bdev rw " \
563 "console=$consoledev,$baudrate $othbootargs;" \
564 "cpu 1 release 0x01000000 - - -;" \
565 "cpu 2 release 0x01000000 - - -;" \
566 "cpu 3 release 0x01000000 - - -;" \
567 "cpu 4 release 0x01000000 - - -;" \
568 "cpu 5 release 0x01000000 - - -;" \
569 "cpu 6 release 0x01000000 - - -;" \
570 "cpu 7 release 0x01000000 - - -;" \
571 "go 0x01000000"
572
Shengzhou Liu07886942013-11-22 17:39:11 +0800573#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530574
Shengzhou Liu031228a2014-02-21 13:16:19 +0800575#endif /* __T208xQDS_H */