blob: a74547bf65106f4e73764e7da5000110439bb79f [file] [log] [blame]
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +02001/*
2 * Copyright (C) 2008 Atmel Corporation
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +02005 */
6#include <common.h>
Ben Warren2f2b6b62008-08-31 22:22:04 -07007#include <netdev.h>
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +02008
9#include <asm/io.h>
10#include <asm/sdram.h>
11#include <asm/arch/clk.h>
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020012#include <asm/arch/hmatrix.h>
Haavard Skinnemoenc6f292f2010-08-12 13:52:54 +070013#include <asm/arch/mmu.h>
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020014#include <asm/arch/portmux.h>
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020015
16DECLARE_GLOBAL_DATA_PTR;
17
Haavard Skinnemoenc6f292f2010-08-12 13:52:54 +070018struct mmu_vm_range mmu_vmr_table[CONFIG_SYS_NR_VM_REGIONS] = {
19 {
20 .virt_pgno = CONFIG_SYS_FLASH_BASE >> PAGE_SHIFT,
21 .nr_pages = CONFIG_SYS_FLASH_SIZE >> PAGE_SHIFT,
22 .phys = (CONFIG_SYS_FLASH_BASE >> PAGE_SHIFT)
23 | MMU_VMR_CACHE_NONE,
24 }, {
25 .virt_pgno = CONFIG_SYS_SDRAM_BASE >> PAGE_SHIFT,
26 .nr_pages = EBI_SDRAM_SIZE >> PAGE_SHIFT,
27 .phys = (CONFIG_SYS_SDRAM_BASE >> PAGE_SHIFT)
28 | MMU_VMR_CACHE_WRBACK,
29 },
30};
31
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020032static const struct sdram_config sdram_config = {
33 /* MT48LC4M32B2P-6 (16 MB) */
34 .data_bits = SDRAM_DATA_32BIT,
35 .row_bits = 12,
36 .col_bits = 8,
37 .bank_bits = 2,
38 .cas = 3,
39 .twr = 2,
40 .trc = 7,
41 .trp = 2,
42 .trcd = 2,
43 .tras = 5,
44 .txsr = 5,
45 /* 15.6 us */
46 .refresh_period = (156 * (SDRAMC_BUS_HZ / 1000)) / 10000,
47};
48
49int board_early_init_f(void)
50{
51 /* Enable SDRAM in the EBI mux */
52 hmatrix_slave_write(EBI, SFR, HMATRIX_BIT(EBI_SDRAM_ENABLE));
53
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020054 portmux_enable_ebi(32, 23, 0, PORTMUX_DRIVE_HIGH);
55 portmux_enable_usart3(PORTMUX_DRIVE_MIN);
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020056#if defined(CONFIG_MACB)
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020057 portmux_enable_macb0(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020058#endif
59#if defined(CONFIG_MMC)
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020060 portmux_enable_mmci(0, PORTMUX_MMCI_4BIT, PORTMUX_DRIVE_LOW);
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020061#endif
62
63 return 0;
64}
65
66phys_size_t initdram(int board_type)
67{
68 unsigned long expected_size;
69 unsigned long actual_size;
70 void *sdram_base;
71
Haavard Skinnemoen6f161e42010-08-12 13:52:53 +070072 sdram_base = uncached(EBI_SDRAM_BASE);
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020073
74 expected_size = sdram_init(sdram_base, &sdram_config);
75 actual_size = get_ram_size(sdram_base, expected_size);
76
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020077 if (expected_size != actual_size)
Haavard Skinnemoen984cdba2008-08-20 09:27:37 +020078 printf("Warning: Only %lu of %lu MiB SDRAM is working\n",
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020079 actual_size >> 20, expected_size >> 20);
80
81 return actual_size;
82}
83
Haavard Skinnemoend6799f72008-08-31 18:46:35 +020084int board_early_init_r(void)
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020085{
86 gd->bd->bi_phy_id[0] = 0x01;
Haavard Skinnemoend6799f72008-08-31 18:46:35 +020087 return 0;
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020088}
89
90#if defined(CONFIG_MACB) && defined(CONFIG_CMD_NET)
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020091int board_eth_init(bd_t *bi)
92{
Andreas Bießmann5807e792010-11-04 23:15:31 +000093 return macb_eth_initialize(0, (void *)ATMEL_BASE_MACB0,
94 bi->bi_phy_id[0]);
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020095}
96#endif