Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2007 Freescale Semiconductor, Inc. |
| 4 | * Kevin Lam <kevin.lam@freescale.com> |
| 5 | * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 11 | #include <linux/stringify.h> |
| 12 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 13 | /* |
| 14 | * High Level Configuration Options |
| 15 | */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 16 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 17 | /* System performance - define the value i.e. CONFIG_SYS_XXX |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 18 | */ |
| 19 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 20 | /* System Clock Configuration Register */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 21 | #define CFG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ |
| 22 | #define CFG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ |
| 23 | #define CFG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 24 | |
| 25 | /* |
| 26 | * System IO Config |
| 27 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 28 | #define CFG_SYS_SICRH 0x08200000 |
| 29 | #define CFG_SYS_SICRL 0x00000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 30 | |
| 31 | /* |
| 32 | * Output Buffer Impedance |
| 33 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 34 | #define CFG_SYS_OBIR 0x30100000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 35 | |
| 36 | /* |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 37 | * Device configurations |
| 38 | */ |
| 39 | |
| 40 | /* Vitesse 7385 */ |
| 41 | |
| 42 | #ifdef CONFIG_VSC7385_ENET |
| 43 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 44 | /* The flash address and size of the VSC7385 firmware image */ |
Tom Rini | 317ddb7 | 2022-12-04 10:14:05 -0500 | [diff] [blame] | 45 | #define CFG_VSC7385_IMAGE 0xFE7FE000 |
| 46 | #define CFG_VSC7385_IMAGE_SIZE 8192 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 47 | |
| 48 | #endif |
| 49 | |
| 50 | /* |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 51 | * DDR Setup |
| 52 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 53 | #define CFG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 54 | #define CFG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 55 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 56 | #define CFG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 57 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 58 | /* |
| 59 | * Manually set up DDR parameters |
| 60 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 61 | #define CFG_SYS_SDRAM_SIZE 0x10000000 /* 256 MiB */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 62 | #define CFG_SYS_DDR_CS0_BNDS 0x0000000f |
| 63 | #define CFG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 64 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ |
| 65 | | CSCONFIG_ROW_BIT_13 \ |
| 66 | | CSCONFIG_COL_BIT_10) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 67 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 68 | #define CFG_SYS_DDR_TIMING_3 0x00000000 |
| 69 | #define CFG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 70 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 71 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 72 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 73 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 74 | | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 75 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 76 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 77 | /* 0x00260802 */ /* DDR400 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 78 | #define CFG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 79 | | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 80 | | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 81 | | (7 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 82 | | (13 << TIMING_CFG1_REFREC_SHIFT) \ |
| 83 | | (3 << TIMING_CFG1_WRREC_SHIFT) \ |
| 84 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 85 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 86 | /* 0x3937d322 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 87 | #define CFG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 88 | | (5 << TIMING_CFG2_CPO_SHIFT) \ |
| 89 | | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 90 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 91 | | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 92 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 93 | | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
| 94 | /* 0x02984cc8 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 95 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 96 | #define CFG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
Kim Phillips | 5202ba3 | 2009-08-21 16:33:15 -0500 | [diff] [blame] | 97 | | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 98 | /* 0x06090100 */ |
| 99 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 100 | #define CFG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 101 | | SDRAM_CFG_SDRAM_TYPE_DDR2) |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 102 | /* 0x43000000 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 103 | #define CFG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ |
| 104 | #define CFG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 105 | | (0x0442 << SDRAM_MODE_SD_SHIFT)) |
| 106 | /* 0x04400442 */ /* DDR400 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 107 | #define CFG_SYS_DDR_MODE2 0x00000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 108 | |
| 109 | /* |
| 110 | * Memory test |
| 111 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 112 | #undef CFG_SYS_DRAM_TEST /* memory test, takes time */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 113 | |
| 114 | /* |
| 115 | * The reserved memory |
| 116 | */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 117 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 118 | /* |
| 119 | * Initial RAM Base Address Setup |
| 120 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 121 | #define CFG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ |
| 122 | #define CFG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 123 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 124 | /* |
| 125 | * FLASH on the Local Bus |
| 126 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 127 | #define CFG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
| 128 | #define CFG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 129 | |
Anton Vorontsov | af17045 | 2008-03-24 17:40:23 +0300 | [diff] [blame] | 130 | /* |
| 131 | * NAND Flash on the Local Bus |
| 132 | */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 133 | #define CFG_SYS_NAND_BASE 0xE0600000 |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 134 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 135 | /* Vitesse 7385 */ |
| 136 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 137 | #define CFG_SYS_VSC7385_BASE 0xF0000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 138 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 139 | /* |
| 140 | * Serial Port |
| 141 | */ |
Sinan Akman | 8a9b246 | 2023-04-07 18:03:44 -0400 | [diff] [blame] | 142 | #if !CONFIG_IS_ENABLED(DM_SERIAL) && !CONFIG_IS_ENABLED(DM_CLK) |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 143 | #define CFG_SYS_NS16550_CLK get_bus_freq(0) |
Sinan Akman | 8a9b246 | 2023-04-07 18:03:44 -0400 | [diff] [blame] | 144 | #endif |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 145 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 146 | #define CFG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 147 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 148 | |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 149 | #define CFG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 150 | #define CFG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 151 | |
Anton Vorontsov | 2b3c004 | 2008-03-24 17:40:43 +0300 | [diff] [blame] | 152 | /* SERDES */ |
Tom Rini | 4909b1c | 2022-12-04 10:04:03 -0500 | [diff] [blame] | 153 | #define CFG_FSL_SERDES1 0xe3000 |
Tom Rini | 1d9b3a7 | 2022-12-04 10:04:04 -0500 | [diff] [blame] | 154 | #define CFG_FSL_SERDES2 0xe3100 |
Anton Vorontsov | 2b3c004 | 2008-03-24 17:40:43 +0300 | [diff] [blame] | 155 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 156 | /* I2C */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 157 | #define CFG_SYS_I2C_NOPROBES { {0, 0x51} } |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 158 | |
| 159 | /* |
| 160 | * Config on-board RTC |
| 161 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 162 | #define CFG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 163 | |
| 164 | /* |
| 165 | * General PCI |
| 166 | * Addresses are mapped 1-1. |
| 167 | */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 168 | #define CFG_SYS_PCIE1_CFG_BASE 0xA0000000 |
| 169 | #define CFG_SYS_PCIE1_CFG_SIZE 0x08000000 |
| 170 | #define CFG_SYS_PCIE1_MEM_PHYS 0xA8000000 |
| 171 | #define CFG_SYS_PCIE1_IO_PHYS 0xB8000000 |
Anton Vorontsov | 45a30ee | 2009-02-19 18:20:52 +0300 | [diff] [blame] | 172 | |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 173 | #define CFG_SYS_PCIE2_CFG_BASE 0xC0000000 |
| 174 | #define CFG_SYS_PCIE2_CFG_SIZE 0x08000000 |
| 175 | #define CFG_SYS_PCIE2_MEM_PHYS 0xC8000000 |
| 176 | #define CFG_SYS_PCIE2_IO_PHYS 0xD8000000 |
Anton Vorontsov | 45a30ee | 2009-02-19 18:20:52 +0300 | [diff] [blame] | 177 | |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 178 | #ifdef CONFIG_MMC |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 179 | #define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC83xx_ESDHC_ADDR |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 180 | #endif |
| 181 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 182 | /* |
| 183 | * Miscellaneous configurable options |
| 184 | */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 185 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 186 | /* |
| 187 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 188 | * have to be in the first 256 MB of memory, since this is |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 189 | * the maximum mapped by the Linux kernel during initialization. |
| 190 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 191 | #define CFG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 192 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 193 | /* |
| 194 | * Environment Configuration |
| 195 | */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 196 | |
Tom Rini | af1a3e9 | 2022-12-02 16:42:31 -0500 | [diff] [blame] | 197 | #define FDTFILE "mpc8379_rdb.dtb" |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 198 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 199 | #define CFG_EXTRA_ENV_SETTINGS \ |
Tom Rini | af1a3e9 | 2022-12-02 16:42:31 -0500 | [diff] [blame] | 200 | "netdev=eth1\0" \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 201 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 202 | "tftpflash=tftp $loadaddr $uboot;" \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 203 | "protect off " __stringify(CONFIG_TEXT_BASE) \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 204 | " +$filesize; " \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 205 | "erase " __stringify(CONFIG_TEXT_BASE) \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 206 | " +$filesize; " \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 207 | "cp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 208 | " $filesize; " \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 209 | "protect on " __stringify(CONFIG_TEXT_BASE) \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 210 | " +$filesize; " \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 211 | "cmp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 212 | " $filesize\0" \ |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 213 | "fdtaddr=780000\0" \ |
Tom Rini | af1a3e9 | 2022-12-02 16:42:31 -0500 | [diff] [blame] | 214 | "fdtfile=" FDTFILE "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 215 | "ramdiskaddr=1000000\0" \ |
Tom Rini | d63d4b2 | 2022-03-30 18:07:17 -0400 | [diff] [blame] | 216 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 217 | "console=ttyS0\0" \ |
| 218 | "setbootargs=setenv bootargs " \ |
| 219 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ |
| 220 | "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 221 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 222 | "$netdev:off " \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 223 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" |
| 224 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 225 | #endif /* __CONFIG_H */ |