blob: 8ade2e3c8292755512120e7669a57b9904ed8363 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuf13321d2014-03-05 15:04:48 +08005 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liuf13321d2014-03-05 15:04:48 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080017
18/* High Level Configuration Options */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080019
York Sunfe845072016-12-28 08:43:45 -080020#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuf13321d2014-03-05 15:04:48 +080021
22#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080023#define RESET_VECTOR_OFFSET 0x27FFC
24#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080025
Miquel Raynald0935362019-10-03 19:50:03 +020026#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080027#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
28#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
29#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080030#endif
31
32#ifdef CONFIG_SPIFLASH
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080034#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
35#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
36#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
37#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080038#endif
39
40#ifdef CONFIG_SDCARD
41#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080042#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
43#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
44#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
45#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080046#endif
47
48#endif /* CONFIG_RAMBOOT_PBL */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080049
50#define CONFIG_SRIO_PCIE_BOOT_MASTER
51#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
52/* Set 1M boot space */
53#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
54#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
55 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
56#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuf13321d2014-03-05 15:04:48 +080057#endif
58
Shengzhou Liuf13321d2014-03-05 15:04:48 +080059#ifndef CONFIG_RESET_VECTOR_ADDRESS
60#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
61#endif
62
63/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080066#ifdef CONFIG_DDR_ECC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080067#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
68#endif
69
Shengzhou Liuf13321d2014-03-05 15:04:48 +080070/*
71 * Config the L3 Cache as L3 SRAM
72 */
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080073#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
74#define CONFIG_SYS_L3_SIZE (512 << 10)
Tom Rini5cd7ece2019-11-18 20:02:10 -050075#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +080076
77#define CONFIG_SYS_DCSRBAR 0xf0000000
78#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
79
80/* EEPROM */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080081#define CONFIG_SYS_I2C_EEPROM_NXID
82#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liuf13321d2014-03-05 15:04:48 +080083
84/*
85 * DDR Setup
86 */
87#define CONFIG_VERY_BIG_RAM
88#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liuf13321d2014-03-05 15:04:48 +080090#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
91#define SPD_EEPROM_ADDRESS1 0x51
92#define SPD_EEPROM_ADDRESS2 0x52
93#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
94#define CTRL_INTLV_PREFERED cacheline
95
96/*
97 * IFC Definitions
98 */
99#define CONFIG_SYS_FLASH_BASE 0xe8000000
100#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
101#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
102#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
103 CSPR_PORT_SIZE_16 | \
104 CSPR_MSEL_NOR | \
105 CSPR_V)
106#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
107
108/* NOR Flash Timing Params */
109#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
110
111#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
112 FTIM0_NOR_TEADC(0x5) | \
113 FTIM0_NOR_TEAHC(0x5))
114#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
115 FTIM1_NOR_TRAD_NOR(0x1A) |\
116 FTIM1_NOR_TSEQRAD_NOR(0x13))
117#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
118 FTIM2_NOR_TCH(0x4) | \
119 FTIM2_NOR_TWPH(0x0E) | \
120 FTIM2_NOR_TWP(0x1c))
121#define CONFIG_SYS_NOR_FTIM3 0x0
122
123#define CONFIG_SYS_FLASH_QUIET_TEST
124#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
125
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800126#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
127#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
128#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
129#define CONFIG_SYS_FLASH_EMPTY_INFO
130#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
131
132/* CPLD on IFC */
133#define CONFIG_SYS_CPLD_BASE 0xffdf0000
134#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
135#define CONFIG_SYS_CSPR2_EXT (0xf)
136#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
137 | CSPR_PORT_SIZE_8 \
138 | CSPR_MSEL_GPCM \
139 | CSPR_V)
140#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
141#define CONFIG_SYS_CSOR2 0x0
142
143/* CPLD Timing parameters for IFC CS2 */
144#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
145 FTIM0_GPCM_TEADC(0x0e) | \
146 FTIM0_GPCM_TEAHC(0x0e))
147#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
148 FTIM1_GPCM_TRAD(0x1f))
149#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800150 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800151 FTIM2_GPCM_TWP(0x1f))
152#define CONFIG_SYS_CS2_FTIM3 0x0
153
154/* NAND Flash on IFC */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800155#define CONFIG_SYS_NAND_BASE 0xff800000
156#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
157
158#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
159#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
160 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
161 | CSPR_MSEL_NAND /* MSEL = NAND */ \
162 | CSPR_V)
163#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
164
165#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
166 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
167 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
168 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
169 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
170 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
171 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
172
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800173/* ONFI NAND Flash mode0 Timing Params */
174#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
175 FTIM0_NAND_TWP(0x18) | \
176 FTIM0_NAND_TWCHT(0x07) | \
177 FTIM0_NAND_TWH(0x0a))
178#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
179 FTIM1_NAND_TWBE(0x39) | \
180 FTIM1_NAND_TRR(0x0e) | \
181 FTIM1_NAND_TRP(0x18))
182#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
183 FTIM2_NAND_TREH(0x0a) | \
184 FTIM2_NAND_TWHRE(0x1e))
185#define CONFIG_SYS_NAND_FTIM3 0x0
186
187#define CONFIG_SYS_NAND_DDR_LAW 11
188#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
189#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800190
Miquel Raynald0935362019-10-03 19:50:03 +0200191#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800192#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
193#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
194#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
195#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
196#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
197#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
198#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
199#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
200#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
201#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
202#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
203#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
204#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
205#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
206#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
207#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
208#else
209#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
210#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
211#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
212#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
213#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
214#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
215#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
216#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
217#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
218#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
219#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
220#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
221#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
222#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
223#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
224#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
225#endif
226
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800227#define CONFIG_HWCONFIG
228
229/* define to use L1 as initial stack */
230#define CONFIG_L1_INIT_RAM
231#define CONFIG_SYS_INIT_RAM_LOCK
232#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
233#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700234#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800235/* The assembler doesn't like typecast */
236#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
237 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
238 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
239#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Tom Rini55f37562022-05-24 14:14:02 -0400240#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530241#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800242
243/*
244 * Serial Port
245 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800246#define CONFIG_SYS_NS16550_SERIAL
247#define CONFIG_SYS_NS16550_REG_SIZE 1
248#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
249#define CONFIG_SYS_BAUDRATE_TABLE \
250 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
251#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
252#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
253#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
254#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
255
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800256/*
257 * I2C
258 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800259
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800260#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
261#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
262#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
263#define I2C_MUX_CH_DEFAULT 0x8
264
Ying Zhang3861e822015-03-10 14:21:36 +0800265#define I2C_MUX_CH_VOL_MONITOR 0xa
266
Ying Zhang3861e822015-03-10 14:21:36 +0800267/* The lowest and highest voltage allowed for T208xRDB */
268#define VDD_MV_MIN 819
269#define VDD_MV_MAX 1212
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800270
271/*
272 * RapidIO
273 */
274#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
275#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
276#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
277#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
278#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
279#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
280/*
281 * for slave u-boot IMAGE instored in master memory space,
282 * PHYS must be aligned based on the SIZE
283 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800284#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
285#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
286#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
287#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800288/*
289 * for slave UCODE and ENV instored in master memory space,
290 * PHYS must be aligned based on the SIZE
291 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800292#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800293#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
294#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
295
296/* slave core release by master*/
297#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
298#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
299
300/*
301 * SRIO_PCIE_BOOT - SLAVE
302 */
303#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
304#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
305#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
306 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
307#endif
308
309/*
310 * eSPI - Enhanced SPI
311 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800312
313/*
314 * General PCI
315 * Memory space is mapped 1-1, but I/O space must start from 0.
316 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800317/* controller 1, direct to uli, tgtid 3, Base address 20000 */
318#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800319#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800320#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800321#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800322
323/* controller 2, Slot 2, tgtid 2, Base address 201000 */
324#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800325#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800326#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800327#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800328
329/* controller 3, Slot 1, tgtid 1, Base address 202000 */
330#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800331#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800332#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800333#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800334
335/* controller 4, Base address 203000 */
336#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800337#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800338#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800339
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800340/* Qman/Bman */
341#ifndef CONFIG_NOBQFMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800342#define CONFIG_SYS_BMAN_NUM_PORTALS 18
343#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
344#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
345#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500346#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
347#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
348#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
349#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
350#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
351 CONFIG_SYS_BMAN_CENA_SIZE)
352#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
353#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800354#define CONFIG_SYS_QMAN_NUM_PORTALS 18
355#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
356#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
357#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500358#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
359#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
360#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
361#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
362#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
363 CONFIG_SYS_QMAN_CENA_SIZE)
364#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
365#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800366
367#define CONFIG_SYS_DPAA_FMAN
368#define CONFIG_SYS_DPAA_PME
369#define CONFIG_SYS_PMAN
370#define CONFIG_SYS_DPAA_DCE
371#define CONFIG_SYS_DPAA_RMAN /* RMan */
372#define CONFIG_SYS_INTERLAKEN
373
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800374#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
375#endif /* CONFIG_NOBQFMAN */
376
377#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800378#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
379#define RGMII_PHY2_ADDR 0x02
380#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
381#define CORTINA_PHY_ADDR2 0x0d
Camelia Grozaec69c692021-06-16 17:47:31 +0530382/* Aquantia AQ1202 10G Base-T used by board revisions up to C */
383#define FM1_10GEC3_PHY_ADDR 0x00
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800384#define FM1_10GEC4_PHY_ADDR 0x01
Camelia Grozaec69c692021-06-16 17:47:31 +0530385/* Aquantia AQR113C 10G Base-T used by board revisions D and up */
386#define AQR113C_PHY_ADDR1 0x00
387#define AQR113C_PHY_ADDR2 0x08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800388#endif
389
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800390/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800391 * USB
392 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800393
394/*
395 * SDHC
396 */
397#ifdef CONFIG_MMC
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800398#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
399#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800400#endif
401
402/*
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800403 * Dynamic MTD Partition support with mtdparts
404 */
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800405
406/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800407 * Environment
408 */
409
410/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800411 * Miscellaneous configurable options
412 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800413
414/*
415 * For booting Linux, the board info and command line data
416 * have to be in the first 64 MB of memory, since this is
417 * the maximum mapped by the Linux kernel during initialization.
418 */
419#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800420
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800421/*
422 * Environment Configuration
423 */
424#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800425#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
426
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800427#define __USB_PHY_TYPE utmi
428
429#define CONFIG_EXTRA_ENV_SETTINGS \
430 "hwconfig=fsl_ddr:" \
431 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
432 "bank_intlv=auto;" \
433 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
434 "netdev=eth0\0" \
435 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
436 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
437 "tftpflash=tftpboot $loadaddr $uboot && " \
438 "protect off $ubootaddr +$filesize && " \
439 "erase $ubootaddr +$filesize && " \
440 "cp.b $loadaddr $ubootaddr $filesize && " \
441 "protect on $ubootaddr +$filesize && " \
442 "cmp.b $loadaddr $ubootaddr $filesize\0" \
443 "consoledev=ttyS0\0" \
444 "ramdiskaddr=2000000\0" \
445 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500446 "fdtaddr=1e00000\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800447 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500448 "bdev=sda3\0"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800449
450/*
451 * For emulation this causes u-boot to jump to the start of the
452 * proof point app code automatically
453 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400454#define PROOF_POINTS \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800455 "setenv bootargs root=/dev/$bdev rw " \
456 "console=$consoledev,$baudrate $othbootargs;" \
457 "cpu 1 release 0x29000000 - - -;" \
458 "cpu 2 release 0x29000000 - - -;" \
459 "cpu 3 release 0x29000000 - - -;" \
460 "cpu 4 release 0x29000000 - - -;" \
461 "cpu 5 release 0x29000000 - - -;" \
462 "cpu 6 release 0x29000000 - - -;" \
463 "cpu 7 release 0x29000000 - - -;" \
464 "go 0x29000000"
465
Tom Rini9aed2af2021-08-19 14:29:00 -0400466#define HVBOOT \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800467 "setenv bootargs config-addr=0x60000000; " \
468 "bootm 0x01000000 - 0x00f00000"
469
Tom Rini9aed2af2021-08-19 14:29:00 -0400470#define ALU \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800471 "setenv bootargs root=/dev/$bdev rw " \
472 "console=$consoledev,$baudrate $othbootargs;" \
473 "cpu 1 release 0x01000000 - - -;" \
474 "cpu 2 release 0x01000000 - - -;" \
475 "cpu 3 release 0x01000000 - - -;" \
476 "cpu 4 release 0x01000000 - - -;" \
477 "cpu 5 release 0x01000000 - - -;" \
478 "cpu 6 release 0x01000000 - - -;" \
479 "cpu 7 release 0x01000000 - - -;" \
480 "go 0x01000000"
481
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800482#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530483
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800484#endif /* __T2080RDB_H */