blob: c69dfe4cc4e780bd8c455992c85da61212cdae35 [file] [log] [blame]
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05001/*
Kumar Galaf6f382b2010-05-21 04:05:14 -05002 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
25#include <pci.h>
26#include <asm/processor.h>
27#include <asm/mmu.h>
Kumar Galaf81f89f2008-09-22 14:11:11 -050028#include <asm/cache.h>
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050029#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050031#include <asm/fsl_ddr_sdram.h>
32#include <asm/io.h>
Kumar Gala3d020382010-12-15 04:55:20 -060033#include <asm/fsl_serdes.h>
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050034#include <miiphy.h>
35#include <libfdt.h>
36#include <fdt_support.h>
Liu Yuc49bce42008-10-10 11:40:59 +080037#include <tsec.h>
Kumar Galad3b1b662009-08-08 10:42:30 -050038#include <netdev.h>
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050039
Liu Yuc49bce42008-10-10 11:40:59 +080040#include "../common/sgmii_riser.h"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050041
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050042int checkboard (void)
43{
Kumar Galae21db032009-07-14 22:42:01 -050044 u8 vboot;
45 u8 *pixis_base = (u8 *)PIXIS_BASE;
46
Kumar Gala2cbb2ee2009-02-10 17:36:15 -060047 puts ("Board: MPC8572DS ");
48#ifdef CONFIG_PHYS_64BIT
49 puts ("(36-bit addrmap) ");
50#endif
51 printf ("Sys ID: 0x%02x, "
Kumar Galae21db032009-07-14 22:42:01 -050052 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
53 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
54 in_8(pixis_base + PIXIS_PVER));
55
56 vboot = in_8(pixis_base + PIXIS_VBOOT);
57 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
58 case PIXIS_VBOOT_LBMAP_NOR0:
59 puts ("vBank: 0\n");
60 break;
61 case PIXIS_VBOOT_LBMAP_PJET:
62 puts ("Promjet\n");
63 break;
64 case PIXIS_VBOOT_LBMAP_NAND:
65 puts ("NAND\n");
66 break;
67 case PIXIS_VBOOT_LBMAP_NOR1:
68 puts ("vBank: 1\n");
69 break;
70 }
71
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050072 return 0;
73}
74
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050075
76#if !defined(CONFIG_SPD_EEPROM)
77/*
78 * Fixed sdram init -- doesn't use serial presence detect.
79 */
80
81phys_size_t fixed_sdram (void)
82{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050084 volatile ccsr_ddr_t *ddr= &immap->im_ddr;
85 uint d_init;
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
88 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
91 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
92 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
93 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
94 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
95 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
96 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
97 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
98 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
99 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500100
101#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
103 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
104 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500105#endif
106 asm("sync;isync");
107
108 udelay(500);
109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500111
112#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
113 d_init = 1;
114 debug("DDR - 1st controller: memory initializing\n");
115 /*
116 * Poll until memory is initialized.
117 * 512 Meg at 400 might hit this 200 times or so.
118 */
119 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
120 udelay(1000);
121 }
122 debug("DDR: memory initialized\n\n");
123 asm("sync; isync");
124 udelay(500);
125#endif
126
127 return 512 * 1024 * 1024;
128}
129
130#endif
131
132#ifdef CONFIG_PCIE1
133static struct pci_controller pcie1_hose;
134#endif
135
136#ifdef CONFIG_PCIE2
137static struct pci_controller pcie2_hose;
138#endif
139
140#ifdef CONFIG_PCIE3
141static struct pci_controller pcie3_hose;
142#endif
143
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500144#ifdef CONFIG_PCI
145void pci_init_board(void)
146{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Galafd19d1e2009-09-03 10:20:09 -0500148 struct fsl_pci_info pci_info[3];
Kumar Galaa1673182009-11-04 13:01:17 -0600149 u32 devdisr, pordevsr, io_sel, temp32;
Kumar Galafd19d1e2009-09-03 10:20:09 -0500150 int first_free_busno = 0;
151 int num = 0;
152
153 int pcie_ep, pcie_configured;
154
155 devdisr = in_be32(&gur->devdisr);
156 pordevsr = in_be32(&gur->pordevsr);
157 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500158
Kumar Galaa1673182009-11-04 13:01:17 -0600159 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500160
Kumar Galafd19d1e2009-09-03 10:20:09 -0500161 puts("\n");
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500162#ifdef CONFIG_PCIE3
Kumar Gala3d020382010-12-15 04:55:20 -0600163 pcie_configured = is_serdes_configured(PCIE3);
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500164
Kumar Galafd19d1e2009-09-03 10:20:09 -0500165 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
166 SET_STD_PCIE_INFO(pci_info[num], 3);
Kumar Galaa1673182009-11-04 13:01:17 -0600167 pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500168 printf("PCIE3: connected to ULI as %s (base addr %lx)\n",
169 pcie_ep ? "Endpoint" : "Root Complex",
170 pci_info[num].regs);
Kumar Galafd19d1e2009-09-03 10:20:09 -0500171 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Galab83ff072009-11-04 01:29:04 -0600172 &pcie3_hose, first_free_busno);
Kumar Galafd19d1e2009-09-03 10:20:09 -0500173 /*
174 * Activate ULI1575 legacy chip by performing a fake
175 * memory access. Needed to make ULI RTC work.
176 * Device 1d has the first on-board memory BAR.
177 */
178 pci_hose_read_config_dword(&pcie3_hose, PCI_BDF(2, 0x1d, 0),
179 PCI_BASE_ADDRESS_1, &temp32);
180 if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
181 void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
182 temp32, 4, 0);
183 debug(" uli1572 read to %p\n", p);
184 in_be32(p);
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500185 }
Kumar Galafd19d1e2009-09-03 10:20:09 -0500186 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500187 printf("PCIE3: disabled\n");
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500188 }
Kumar Galafd19d1e2009-09-03 10:20:09 -0500189 puts("\n");
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500190#else
Kumar Galafd19d1e2009-09-03 10:20:09 -0500191 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500192#endif
193
194#ifdef CONFIG_PCIE2
Kumar Gala3d020382010-12-15 04:55:20 -0600195 pcie_configured = is_serdes_configured(PCIE2);
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500196
Kumar Galafd19d1e2009-09-03 10:20:09 -0500197 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
198 SET_STD_PCIE_INFO(pci_info[num], 2);
Kumar Galaa1673182009-11-04 13:01:17 -0600199 pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500200 printf("PCIE2: connected to Slot 1 as %s (base addr %lx)\n",
201 pcie_ep ? "Endpoint" : "Root Complex",
202 pci_info[num].regs);
Kumar Galafd19d1e2009-09-03 10:20:09 -0500203 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Galab83ff072009-11-04 01:29:04 -0600204 &pcie2_hose, first_free_busno);
Kumar Galafd19d1e2009-09-03 10:20:09 -0500205 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500206 printf("PCIE2: disabled\n");
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500207 }
Kumar Galafd19d1e2009-09-03 10:20:09 -0500208
209 puts("\n");
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500210#else
Kumar Galafd19d1e2009-09-03 10:20:09 -0500211 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500212#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500213
Kumar Galafd19d1e2009-09-03 10:20:09 -0500214#ifdef CONFIG_PCIE1
Kumar Gala3d020382010-12-15 04:55:20 -0600215 pcie_configured = is_serdes_configured(PCIE1);
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500216
Kumar Galafd19d1e2009-09-03 10:20:09 -0500217 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
218 SET_STD_PCIE_INFO(pci_info[num], 1);
Kumar Galaa1673182009-11-04 13:01:17 -0600219 pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500220 printf("PCIE1: connected to Slot 2 as %s (base addr %lx)\n",
Peter Tyser62825a52010-01-17 15:38:26 -0600221 pcie_ep ? "Endpoint" : "Root Complex",
Kumar Galafd19d1e2009-09-03 10:20:09 -0500222 pci_info[num].regs);
223 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Galab83ff072009-11-04 01:29:04 -0600224 &pcie1_hose, first_free_busno);
Kumar Galafd19d1e2009-09-03 10:20:09 -0500225 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500226 printf("PCIE1: disabled\n");
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500227 }
Kumar Galafd19d1e2009-09-03 10:20:09 -0500228
229 puts("\n");
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500230#else
Kumar Galafd19d1e2009-09-03 10:20:09 -0500231 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500232#endif
233}
234#endif
235
236int board_early_init_r(void)
237{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
Kumar Gala040e4182009-11-13 09:25:07 -0600239 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500240
241 /*
242 * Remap Boot flash + PROMJET region to caching-inhibited
243 * so that flash can be erased properly.
244 */
245
Kumar Galaf81f89f2008-09-22 14:11:11 -0500246 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100247 flush_dcache();
248 invalidate_icache();
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500249
250 /* invalidate existing TLB entry for flash + promjet */
251 disable_tlb(flash_esel);
252
Kumar Gala4be8b572008-12-02 14:19:34 -0600253 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500254 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
255 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
256
257 return 0;
258}
259
Liu Yuc49bce42008-10-10 11:40:59 +0800260#ifdef CONFIG_TSEC_ENET
261int board_eth_init(bd_t *bis)
262{
263 struct tsec_info_struct tsec_info[4];
Liu Yuc49bce42008-10-10 11:40:59 +0800264 int num = 0;
265
266#ifdef CONFIG_TSEC1
267 SET_STD_TSEC_INFO(tsec_info[num], 1);
Kumar Galae6dc4842010-12-16 14:28:06 -0600268 if (is_serdes_configured(SGMII_TSEC1)) {
269 puts("eTSEC1 is in sgmii mode.\n");
Liu Yuc49bce42008-10-10 11:40:59 +0800270 tsec_info[num].flags |= TSEC_SGMII;
Kumar Galae6dc4842010-12-16 14:28:06 -0600271 }
Liu Yuc49bce42008-10-10 11:40:59 +0800272 num++;
273#endif
274#ifdef CONFIG_TSEC2
275 SET_STD_TSEC_INFO(tsec_info[num], 2);
Kumar Galae6dc4842010-12-16 14:28:06 -0600276 if (is_serdes_configured(SGMII_TSEC2)) {
277 puts("eTSEC2 is in sgmii mode.\n");
Liu Yuc49bce42008-10-10 11:40:59 +0800278 tsec_info[num].flags |= TSEC_SGMII;
Kumar Galae6dc4842010-12-16 14:28:06 -0600279 }
Liu Yuc49bce42008-10-10 11:40:59 +0800280 num++;
281#endif
282#ifdef CONFIG_TSEC3
283 SET_STD_TSEC_INFO(tsec_info[num], 3);
Kumar Galae6dc4842010-12-16 14:28:06 -0600284 if (is_serdes_configured(SGMII_TSEC3)) {
285 puts("eTSEC3 is in sgmii mode.\n");
Liu Yuc49bce42008-10-10 11:40:59 +0800286 tsec_info[num].flags |= TSEC_SGMII;
Kumar Galae6dc4842010-12-16 14:28:06 -0600287 }
Liu Yuc49bce42008-10-10 11:40:59 +0800288 num++;
289#endif
290#ifdef CONFIG_TSEC4
291 SET_STD_TSEC_INFO(tsec_info[num], 4);
Kumar Galae6dc4842010-12-16 14:28:06 -0600292 if (is_serdes_configured(SGMII_TSEC4)) {
293 puts("eTSEC4 is in sgmii mode.\n");
Liu Yuc49bce42008-10-10 11:40:59 +0800294 tsec_info[num].flags |= TSEC_SGMII;
Kumar Galae6dc4842010-12-16 14:28:06 -0600295 }
Liu Yuc49bce42008-10-10 11:40:59 +0800296 num++;
297#endif
298
299 if (!num) {
300 printf("No TSECs initialized\n");
301
302 return 0;
303 }
304
Andy Flemingacaccae2008-12-05 20:10:22 -0600305#ifdef CONFIG_FSL_SGMII_RISER
Liu Yuc49bce42008-10-10 11:40:59 +0800306 fsl_sgmii_riser_init(tsec_info, num);
Andy Flemingacaccae2008-12-05 20:10:22 -0600307#endif
Liu Yuc49bce42008-10-10 11:40:59 +0800308
309 tsec_eth_init(bis, tsec_info, num);
310
Kumar Galad3b1b662009-08-08 10:42:30 -0500311 return pci_eth_init(bis);
Liu Yuc49bce42008-10-10 11:40:59 +0800312}
313#endif
314
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500315#if defined(CONFIG_OF_BOARD_SETUP)
316void ft_board_setup(void *blob, bd_t *bd)
317{
Kumar Galaf281c5c2009-02-09 22:03:04 -0600318 phys_addr_t base;
319 phys_size_t size;
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500320
321 ft_cpu_setup(blob, bd);
322
323 base = getenv_bootm_low();
324 size = getenv_bootm_size();
325
326 fdt_fixup_memory(blob, (u64)base, (u64)size);
327
Kumar Galad0f27d32010-07-08 22:37:44 -0500328 FT_FSL_PCI_SETUP;
329
Andy Flemingacaccae2008-12-05 20:10:22 -0600330#ifdef CONFIG_FSL_SGMII_RISER
331 fsl_sgmii_riser_fdt_fixup(blob);
332#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500333}
334#endif
335
336#ifdef CONFIG_MP
337extern void cpu_mp_lmb_reserve(struct lmb *lmb);
338
339void board_lmb_reserve(struct lmb *lmb)
340{
341 cpu_mp_lmb_reserve(lmb);
342}
343#endif