blob: 20eeab33d9c9330f904d2a1b4b555e6157a6e74f [file] [log] [blame]
Daniel Hellstroma2d96db2008-03-26 23:26:48 +01001/* Configuration header file for Gaisler GR-XC3S-1500
2 * spartan board.
3 *
4 * (C) Copyright 2003-2005
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * (C) Copyright 2007
8 * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com.
9 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010011 */
12
13#ifndef __CONFIG_H__
14#define __CONFIG_H__
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
20
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010021#define CONFIG_GRXC3S1500 1 /* ... on GR-XC3S-1500 board */
22
23/* CPU / AMBA BUS configuration */
Wolfgang Denka1be4762008-05-20 16:00:29 +020024#define CONFIG_SYS_CLK_FREQ 40000000 /* 40MHz */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010025
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010026/*
27 * Serial console configuration
28 */
29#define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020030#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010031
32/* Partitions */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010033
34/*
35 * Supported commands
36 */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010037#define CONFIG_CMD_REGINFO
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010038#define CONFIG_CMD_DIAG
39#define CONFIG_CMD_IRQ
40
41/*
42 * Autobooting
43 */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010044
45#define CONFIG_PREBOOT "echo;" \
46 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
47 "echo"
48
49#undef CONFIG_BOOTARGS
50
51#define CONFIG_EXTRA_ENV_SETTINGS \
52 "netdev=eth0\0" \
53 "nfsargs=setenv bootargs console=ttyS0,38400 root=/dev/nfs rw " \
54 "nfsroot=${serverip}:${rootpath}\0" \
55 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram rw\0" \
56 "addip=setenv bootargs ${bootargs} " \
57 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
58 ":${hostname}:${netdev}:off panic=1\0" \
59 "flash_nfs=run nfsargs addip;" \
60 "bootm ${kernel_addr}\0" \
61 "flash_self=run ramargs addip;" \
62 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
63 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
64 "scratch=40200000\0" \
Mike Frysingerc3c6bf12011-10-12 19:47:51 +000065 "getkernel=tftpboot $(scratch) $(bootfile)\0" \
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010066 "bootargs=console=ttyS0,38400 root=/dev/nfs rw nfsroot=192.168.0.20:/export/rootfs ip=192.168.0.206:192.168.0.20:192.168.0.1:255.255.255.0:grxc3s1500_daniel:eth0\0" \
67 ""
68
69#define CONFIG_NETMASK 255.255.255.0
70#define CONFIG_GATEWAYIP 192.168.0.1
71#define CONFIG_SERVERIP 192.168.0.20
72#define CONFIG_IPADDR 192.168.0.206
Joe Hershberger257ff782011-10-13 13:03:47 +000073#define CONFIG_ROOTPATH "/export/rootfs"
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010074#define CONFIG_HOSTNAME grxc3s1500
Joe Hershbergere4da2482011-10-13 13:03:48 +000075#define CONFIG_BOOTFILE "/uImage"
Daniel Hellstroma2d96db2008-03-26 23:26:48 +010076
77#define CONFIG_BOOTCOMMAND "run flash_self"
78
79/* Memory MAP
80 *
81 * Flash:
82 * |--------------------------------|
83 * | 0x00000000 Text & Data & BSS | *
84 * | for Monitor | *
85 * | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| *
86 * | UNUSED / Growth | * 256kb
87 * |--------------------------------|
88 * | 0x00050000 Base custom area | *
89 * | kernel / FS | *
90 * | | * Rest of Flash
91 * |~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~|
92 * | END-0x00008000 Environment | * 32kb
93 * |--------------------------------|
94 *
95 *
96 *
97 * Main Memory:
98 * |--------------------------------|
99 * | UNUSED / scratch area |
100 * | |
101 * | |
102 * | |
103 * | |
104 * |--------------------------------|
105 * | Monitor .Text / .DATA / .BSS | * 256kb
106 * | Relocated! | *
107 * |--------------------------------|
108 * | Monitor Malloc | * 128kb (contains relocated environment)
109 * |--------------------------------|
110 * | Monitor/kernel STACK | * 64kb
111 * |--------------------------------|
112 * | Page Table for MMU systems | * 2k
113 * |--------------------------------|
114 * | PROM Code accessed from Linux | * 6kb-128b
115 * |--------------------------------|
116 * | Global data (avail from kernel)| * 128b
117 * |--------------------------------|
118 *
119 */
120
121/*
122 * Flash configuration (8,16 or 32 MB)
123 * TEXT base always at 0xFFF00000
124 * ENV_ADDR always at 0xFFF40000
125 * FLASH_BASE at 0xFC000000 for 64 MB
126 * 0xFE000000 for 32 MB
127 * 0xFF000000 for 16 MB
128 * 0xFF800000 for 8 MB
129 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_FLASH_BASE 0x00000000
131#define CONFIG_SYS_FLASH_SIZE 0x00800000
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100132
133#define PHYS_FLASH_SECT_SIZE 0x00020000 /* 128 KB sectors */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max num of sects on one chip */
135#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
138#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
139#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
140#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
141#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100142
143/*** CFI CONFIG ***/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200145#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_CFI
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100147/* Bypass cache when reading regs from flash memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_CFI_BYPASS_READ
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100149/* Buffered writes (32byte/go) instead of single accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100151
152/*
153 * Environment settings
154 */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200155/*#define CONFIG_ENV_IS_NOWHERE 1*/
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200156#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200157/* CONFIG_ENV_ADDR need to be at sector boundary */
158#define CONFIG_ENV_SIZE 0x8000
159#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_FLASH_SIZE-CONFIG_ENV_SECT_SIZE)
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100161#define CONFIG_ENV_OVERWRITE 1
162
163/*
164 * Memory map
165 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_SDRAM_BASE 0x40000000
167#define CONFIG_SYS_SDRAM_SIZE 0x4000000
168#define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE+CONFIG_SYS_SDRAM_SIZE)
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100169
170/* no SRAM available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#undef CONFIG_SYS_SRAM_BASE
172#undef CONFIG_SYS_SRAM_SIZE
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100173
174/* Always Run U-Boot from SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SDRAM_BASE
176#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SDRAM_SIZE
177#define CONFIG_SYS_RAM_END CONFIG_SYS_SDRAM_END
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100178
Wolfgang Denk0191e472010-10-26 14:34:52 +0200179#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_RAM_END - GENERATED_GBL_DATA_SIZE)
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100180
Wolfgang Denk0191e472010-10-26 14:34:52 +0200181#define CONFIG_SYS_PROM_SIZE (8192-GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_PROM_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET-CONFIG_SYS_PROM_SIZE)
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_PROM_OFFSET-32)
185#define CONFIG_SYS_STACK_SIZE (0x10000-32)
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100186
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200187#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
189# define CONFIG_SYS_RAMBOOT 1
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100190#endif
191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
193#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
194#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_MALLOC_END (CONFIG_SYS_INIT_SP_OFFSET-CONFIG_SYS_STACK_SIZE)
197#define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MALLOC_END-CONFIG_SYS_MALLOC_LEN)
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100198
199/* relocated monitor area */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_RELOC_MONITOR_MAX_END CONFIG_SYS_MALLOC_BASE
201#define CONFIG_SYS_RELOC_MONITOR_BASE (CONFIG_SYS_RELOC_MONITOR_MAX_END-CONFIG_SYS_MONITOR_LEN)
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100202
203/* make un relocated address from relocated address */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200204#define UN_RELOC(address) (address-(CONFIG_SYS_RELOC_MONITOR_BASE-CONFIG_SYS_TEXT_BASE))
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100205
206/*
207 * Ethernet configuration
208 */
209#define CONFIG_GRETH 1
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100210
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100211#define CONFIG_PHY_ADDR 0x00
212
213/*
214 * Miscellaneous configurable options
215 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_LONGHELP /* undef to save memory */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100217#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100219#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100221#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
223#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
224#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
227#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100230
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100231/*
232 * Various low-level settings
233 */
234
235/*-----------------------------------------------------------------------
236 * USB stuff
237 *-----------------------------------------------------------------------
238 */
239#define CONFIG_USB_CLOCK 0x0001BBBB
240#define CONFIG_USB_CONFIG 0x00005000
241
242/***** Gaisler GRLIB IP-Cores Config ********/
243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_GRLIB_SDRAM 0
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100245
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100246/* No SDRAM Configuration */
247#undef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
248
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100249/* See, GRLIB Docs (grip.pdf) on how to set up
250 * These the memory controller registers.
251 */
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100252#define CONFIG_SYS_GRLIB_ESA_MCTRL1
253#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG1 (0x000000ff | (1<<11))
254#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x82206000
255#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG3 0x00136000
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100256
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100257/* GRLIB FT-MCTRL configuration */
258#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
259#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG1 (0x000000ff | (1<<11))
260#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x82206000
261#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG3 0x00136000
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100262
263/* no DDR controller */
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100264#undef CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100265
266/* no DDR2 Controller */
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100267#undef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100268
Daniel Hellstroma2d96db2008-03-26 23:26:48 +0100269/* default kernel command line */
270#define CONFIG_DEFAULT_KERNEL_COMMAND_LINE "console=ttyS0,38400\0\0"
271
272#endif /* __CONFIG_H */