blob: 03b9e86bfc209598c741b53674f0b5360ae2f0af [file] [log] [blame]
developer90af58f2018-11-15 10:08:02 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * MediaTek High-speed UART driver
4 *
5 * Copyright (C) 2018 MediaTek Inc.
6 * Author: Weijie Gao <weijie.gao@mediatek.com>
7 */
8
9#include <clk.h>
10#include <common.h>
11#include <div64.h>
12#include <dm.h>
developer0dc720a2022-09-09 19:59:31 +080013#include <dm/device_compat.h>
developer90af58f2018-11-15 10:08:02 +080014#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
developer90af58f2018-11-15 10:08:02 +080016#include <serial.h>
17#include <watchdog.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060018#include <asm/global_data.h>
developer90af58f2018-11-15 10:08:02 +080019#include <asm/io.h>
20#include <asm/types.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070021#include <linux/err.h>
developer90af58f2018-11-15 10:08:02 +080022
23struct mtk_serial_regs {
24 u32 rbr;
25 u32 ier;
26 u32 fcr;
27 u32 lcr;
28 u32 mcr;
29 u32 lsr;
30 u32 msr;
31 u32 spr;
32 u32 mdr1;
33 u32 highspeed;
34 u32 sample_count;
35 u32 sample_point;
36 u32 fracdiv_l;
37 u32 fracdiv_m;
38 u32 escape_en;
39 u32 guard;
40 u32 rx_sel;
41};
42
43#define thr rbr
44#define iir fcr
45#define dll rbr
46#define dlm ier
47
48#define UART_LCR_WLS_8 0x03 /* 8 bit character length */
49#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
50
51#define UART_LSR_DR 0x01 /* Data ready */
52#define UART_LSR_THRE 0x20 /* Xmit holding register empty */
developer67d2b612019-09-25 17:45:17 +080053#define UART_LSR_TEMT 0x40 /* Xmitter empty */
54
55#define UART_MCR_DTR 0x01 /* DTR */
56#define UART_MCR_RTS 0x02 /* RTS */
57
58#define UART_FCR_FIFO_EN 0x01 /* Fifo enable */
59#define UART_FCR_RXSR 0x02 /* Receiver soft reset */
60#define UART_FCR_TXSR 0x04 /* Transmitter soft reset */
61
62#define UART_MCRVAL (UART_MCR_DTR | \
63 UART_MCR_RTS)
64
65/* Clear & enable FIFOs */
66#define UART_FCRVAL (UART_FCR_FIFO_EN | \
67 UART_FCR_RXSR | \
68 UART_FCR_TXSR)
developer90af58f2018-11-15 10:08:02 +080069
70/* the data is correct if the real baud is within 3%. */
71#define BAUD_ALLOW_MAX(baud) ((baud) + (baud) * 3 / 100)
72#define BAUD_ALLOW_MIX(baud) ((baud) - (baud) * 3 / 100)
73
developer0dc720a2022-09-09 19:59:31 +080074/* struct mtk_serial_priv - Structure holding all information used by the
75 * driver
76 * @regs: Register base of the serial port
77 * @clk: The baud clock device
78 * @fixed_clk_rate: Fallback fixed baud clock rate if baud clock
79 * device is not specified
80 * @force_highspeed: Force using high-speed mode
81 */
developer90af58f2018-11-15 10:08:02 +080082struct mtk_serial_priv {
83 struct mtk_serial_regs __iomem *regs;
developer0dc720a2022-09-09 19:59:31 +080084 struct clk clk;
85 u32 fixed_clk_rate;
developerdc457732021-03-05 10:35:39 +080086 bool force_highspeed;
developer90af58f2018-11-15 10:08:02 +080087};
88
developer0dc720a2022-09-09 19:59:31 +080089static void _mtk_serial_setbrg(struct mtk_serial_priv *priv, int baud,
90 uint clk_rate)
developer90af58f2018-11-15 10:08:02 +080091{
developerdc457732021-03-05 10:35:39 +080092 u32 quot, realbaud, samplecount = 1;
developer90af58f2018-11-15 10:08:02 +080093
developerdc457732021-03-05 10:35:39 +080094 /* Special case for low baud clock */
developer0dc720a2022-09-09 19:59:31 +080095 if (baud <= 115200 && clk_rate == 12000000) {
developerdc457732021-03-05 10:35:39 +080096 writel(3, &priv->regs->highspeed);
developer90af58f2018-11-15 10:08:02 +080097
developer0dc720a2022-09-09 19:59:31 +080098 quot = DIV_ROUND_CLOSEST(clk_rate, 256 * baud);
developerdc457732021-03-05 10:35:39 +080099 if (quot == 0)
100 quot = 1;
developer90af58f2018-11-15 10:08:02 +0800101
developer0dc720a2022-09-09 19:59:31 +0800102 samplecount = DIV_ROUND_CLOSEST(clk_rate, quot * baud);
developer90af58f2018-11-15 10:08:02 +0800103
developer0dc720a2022-09-09 19:59:31 +0800104 realbaud = clk_rate / samplecount / quot;
developerdc457732021-03-05 10:35:39 +0800105 if (realbaud > BAUD_ALLOW_MAX(baud) ||
106 realbaud < BAUD_ALLOW_MIX(baud)) {
107 pr_info("baud %d can't be handled\n", baud);
developer90af58f2018-11-15 10:08:02 +0800108 }
developerdc457732021-03-05 10:35:39 +0800109
110 goto set_baud;
111 }
112
113 if (priv->force_highspeed)
114 goto use_hs3;
115
116 if (baud <= 115200) {
117 writel(0, &priv->regs->highspeed);
developer0dc720a2022-09-09 19:59:31 +0800118 quot = DIV_ROUND_CLOSEST(clk_rate, 16 * baud);
developer90af58f2018-11-15 10:08:02 +0800119 } else if (baud <= 576000) {
120 writel(2, &priv->regs->highspeed);
121
122 /* Set to next lower baudrate supported */
123 if ((baud == 500000) || (baud == 576000))
124 baud = 460800;
developerdc457732021-03-05 10:35:39 +0800125
developer0dc720a2022-09-09 19:59:31 +0800126 quot = DIV_ROUND_UP(clk_rate, 4 * baud);
developer90af58f2018-11-15 10:08:02 +0800127 } else {
developerdc457732021-03-05 10:35:39 +0800128use_hs3:
developer90af58f2018-11-15 10:08:02 +0800129 writel(3, &priv->regs->highspeed);
developerdc457732021-03-05 10:35:39 +0800130
developer0dc720a2022-09-09 19:59:31 +0800131 quot = DIV_ROUND_UP(clk_rate, 256 * baud);
132 samplecount = DIV_ROUND_CLOSEST(clk_rate, quot * baud);
developer90af58f2018-11-15 10:08:02 +0800133 }
134
developerdc457732021-03-05 10:35:39 +0800135set_baud:
developer90af58f2018-11-15 10:08:02 +0800136 /* set divisor */
137 writel(UART_LCR_WLS_8 | UART_LCR_DLAB, &priv->regs->lcr);
138 writel(quot & 0xff, &priv->regs->dll);
139 writel((quot >> 8) & 0xff, &priv->regs->dlm);
140 writel(UART_LCR_WLS_8, &priv->regs->lcr);
141
developerdc457732021-03-05 10:35:39 +0800142 /* set highspeed mode sample count & point */
143 writel(samplecount - 1, &priv->regs->sample_count);
144 writel((samplecount - 2) >> 1, &priv->regs->sample_point);
developer90af58f2018-11-15 10:08:02 +0800145}
146
developer77c7c732019-09-25 17:45:18 +0800147static int _mtk_serial_putc(struct mtk_serial_priv *priv, const char ch)
148{
149 if (!(readl(&priv->regs->lsr) & UART_LSR_THRE))
150 return -EAGAIN;
151
152 writel(ch, &priv->regs->thr);
153
154 if (ch == '\n')
Stefan Roese80877fa2022-09-02 14:10:46 +0200155 schedule();
developer77c7c732019-09-25 17:45:18 +0800156
157 return 0;
158}
159
160static int _mtk_serial_getc(struct mtk_serial_priv *priv)
161{
162 if (!(readl(&priv->regs->lsr) & UART_LSR_DR))
163 return -EAGAIN;
164
165 return readl(&priv->regs->rbr);
166}
167
168static int _mtk_serial_pending(struct mtk_serial_priv *priv, bool input)
169{
170 if (input)
171 return (readl(&priv->regs->lsr) & UART_LSR_DR) ? 1 : 0;
172 else
173 return (readl(&priv->regs->lsr) & UART_LSR_THRE) ? 0 : 1;
174}
175
176#if defined(CONFIG_DM_SERIAL) && \
177 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_DM))
developer90af58f2018-11-15 10:08:02 +0800178static int mtk_serial_setbrg(struct udevice *dev, int baudrate)
179{
180 struct mtk_serial_priv *priv = dev_get_priv(dev);
developer0dc720a2022-09-09 19:59:31 +0800181 u32 clk_rate;
developer90af58f2018-11-15 10:08:02 +0800182
developer0dc720a2022-09-09 19:59:31 +0800183 clk_rate = clk_get_rate(&priv->clk);
184 if (IS_ERR_VALUE(clk_rate) || clk_rate == 0)
185 clk_rate = priv->fixed_clk_rate;
186
187 _mtk_serial_setbrg(priv, baudrate, clk_rate);
developer90af58f2018-11-15 10:08:02 +0800188
189 return 0;
190}
191
192static int mtk_serial_putc(struct udevice *dev, const char ch)
193{
194 struct mtk_serial_priv *priv = dev_get_priv(dev);
195
developer77c7c732019-09-25 17:45:18 +0800196 return _mtk_serial_putc(priv, ch);
developer90af58f2018-11-15 10:08:02 +0800197}
198
199static int mtk_serial_getc(struct udevice *dev)
200{
201 struct mtk_serial_priv *priv = dev_get_priv(dev);
202
developer77c7c732019-09-25 17:45:18 +0800203 return _mtk_serial_getc(priv);
developer90af58f2018-11-15 10:08:02 +0800204}
205
206static int mtk_serial_pending(struct udevice *dev, bool input)
207{
208 struct mtk_serial_priv *priv = dev_get_priv(dev);
209
developer77c7c732019-09-25 17:45:18 +0800210 return _mtk_serial_pending(priv, input);
developer90af58f2018-11-15 10:08:02 +0800211}
212
213static int mtk_serial_probe(struct udevice *dev)
214{
215 struct mtk_serial_priv *priv = dev_get_priv(dev);
216
217 /* Disable interrupt */
218 writel(0, &priv->regs->ier);
219
developer67d2b612019-09-25 17:45:17 +0800220 writel(UART_MCRVAL, &priv->regs->mcr);
221 writel(UART_FCRVAL, &priv->regs->fcr);
222
developer90af58f2018-11-15 10:08:02 +0800223 return 0;
224}
225
Simon Glassaad29ae2020-12-03 16:55:21 -0700226static int mtk_serial_of_to_plat(struct udevice *dev)
developer90af58f2018-11-15 10:08:02 +0800227{
228 struct mtk_serial_priv *priv = dev_get_priv(dev);
229 fdt_addr_t addr;
developer90af58f2018-11-15 10:08:02 +0800230 int err;
231
232 addr = dev_read_addr(dev);
233 if (addr == FDT_ADDR_T_NONE)
234 return -EINVAL;
235
236 priv->regs = map_physmem(addr, 0, MAP_NOCACHE);
237
developer0dc720a2022-09-09 19:59:31 +0800238 err = clk_get_by_index(dev, 0, &priv->clk);
239 if (err) {
240 err = dev_read_u32(dev, "clock-frequency", &priv->fixed_clk_rate);
241 if (err) {
242 dev_err(dev, "baud clock not defined\n");
243 return -EINVAL;
244 }
245 } else {
246 err = clk_get_rate(&priv->clk);
247 if (IS_ERR_VALUE(err)) {
248 dev_err(dev, "invalid baud clock\n");
249 return -EINVAL;
250 }
developer90af58f2018-11-15 10:08:02 +0800251 }
252
developerdc457732021-03-05 10:35:39 +0800253 priv->force_highspeed = dev_read_bool(dev, "mediatek,force-highspeed");
254
developer90af58f2018-11-15 10:08:02 +0800255 return 0;
256}
257
258static const struct dm_serial_ops mtk_serial_ops = {
259 .putc = mtk_serial_putc,
260 .pending = mtk_serial_pending,
261 .getc = mtk_serial_getc,
262 .setbrg = mtk_serial_setbrg,
263};
264
265static const struct udevice_id mtk_serial_ids[] = {
266 { .compatible = "mediatek,hsuart" },
267 { .compatible = "mediatek,mt6577-uart" },
268 { }
269};
270
271U_BOOT_DRIVER(serial_mtk) = {
272 .name = "serial_mtk",
273 .id = UCLASS_SERIAL,
274 .of_match = mtk_serial_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700275 .of_to_plat = mtk_serial_of_to_plat,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700276 .priv_auto = sizeof(struct mtk_serial_priv),
developer90af58f2018-11-15 10:08:02 +0800277 .probe = mtk_serial_probe,
278 .ops = &mtk_serial_ops,
279 .flags = DM_FLAG_PRE_RELOC,
280};
developer77c7c732019-09-25 17:45:18 +0800281#else
282
283DECLARE_GLOBAL_DATA_PTR;
284
285#define DECLARE_HSUART_PRIV(port) \
286 static struct mtk_serial_priv mtk_hsuart##port = { \
287 .regs = (struct mtk_serial_regs *)CONFIG_SYS_NS16550_COM##port, \
developer0dc720a2022-09-09 19:59:31 +0800288 .fixed_clk_rate = CONFIG_SYS_NS16550_CLK \
developer77c7c732019-09-25 17:45:18 +0800289};
developer90af58f2018-11-15 10:08:02 +0800290
developer77c7c732019-09-25 17:45:18 +0800291#define DECLARE_HSUART_FUNCTIONS(port) \
292 static int mtk_serial##port##_init(void) \
293 { \
294 writel(0, &mtk_hsuart##port.regs->ier); \
295 writel(UART_MCRVAL, &mtk_hsuart##port.regs->mcr); \
296 writel(UART_FCRVAL, &mtk_hsuart##port.regs->fcr); \
developer0dc720a2022-09-09 19:59:31 +0800297 _mtk_serial_setbrg(&mtk_hsuart##port, gd->baudrate, \
298 mtk_hsuart##port.fixed_clk_rate); \
developer77c7c732019-09-25 17:45:18 +0800299 return 0 ; \
300 } \
301 static void mtk_serial##port##_setbrg(void) \
302 { \
developer0dc720a2022-09-09 19:59:31 +0800303 _mtk_serial_setbrg(&mtk_hsuart##port, gd->baudrate, \
304 mtk_hsuart##port.fixed_clk_rate); \
developer77c7c732019-09-25 17:45:18 +0800305 } \
306 static int mtk_serial##port##_getc(void) \
307 { \
308 int err; \
309 do { \
310 err = _mtk_serial_getc(&mtk_hsuart##port); \
311 if (err == -EAGAIN) \
Stefan Roese80877fa2022-09-02 14:10:46 +0200312 schedule(); \
developer77c7c732019-09-25 17:45:18 +0800313 } while (err == -EAGAIN); \
314 return err >= 0 ? err : 0; \
315 } \
316 static int mtk_serial##port##_tstc(void) \
317 { \
318 return _mtk_serial_pending(&mtk_hsuart##port, true); \
319 } \
320 static void mtk_serial##port##_putc(const char c) \
321 { \
322 int err; \
323 if (c == '\n') \
324 mtk_serial##port##_putc('\r'); \
325 do { \
326 err = _mtk_serial_putc(&mtk_hsuart##port, c); \
327 } while (err == -EAGAIN); \
328 } \
329 static void mtk_serial##port##_puts(const char *s) \
330 { \
331 while (*s) { \
332 mtk_serial##port##_putc(*s++); \
333 } \
334 }
335
336/* Serial device descriptor */
337#define INIT_HSUART_STRUCTURE(port, __name) { \
338 .name = __name, \
339 .start = mtk_serial##port##_init, \
340 .stop = NULL, \
341 .setbrg = mtk_serial##port##_setbrg, \
342 .getc = mtk_serial##port##_getc, \
343 .tstc = mtk_serial##port##_tstc, \
344 .putc = mtk_serial##port##_putc, \
345 .puts = mtk_serial##port##_puts, \
346}
347
348#define DECLARE_HSUART(port, __name) \
349 DECLARE_HSUART_PRIV(port); \
350 DECLARE_HSUART_FUNCTIONS(port); \
351 struct serial_device mtk_hsuart##port##_device = \
352 INIT_HSUART_STRUCTURE(port, __name);
353
354#if !defined(CONFIG_CONS_INDEX)
355#elif (CONFIG_CONS_INDEX < 1) || (CONFIG_CONS_INDEX > 6)
356#error "Invalid console index value."
357#endif
358
359#if CONFIG_CONS_INDEX == 1 && !defined(CONFIG_SYS_NS16550_COM1)
360#error "Console port 1 defined but not configured."
361#elif CONFIG_CONS_INDEX == 2 && !defined(CONFIG_SYS_NS16550_COM2)
362#error "Console port 2 defined but not configured."
363#elif CONFIG_CONS_INDEX == 3 && !defined(CONFIG_SYS_NS16550_COM3)
364#error "Console port 3 defined but not configured."
365#elif CONFIG_CONS_INDEX == 4 && !defined(CONFIG_SYS_NS16550_COM4)
366#error "Console port 4 defined but not configured."
367#elif CONFIG_CONS_INDEX == 5 && !defined(CONFIG_SYS_NS16550_COM5)
368#error "Console port 5 defined but not configured."
369#elif CONFIG_CONS_INDEX == 6 && !defined(CONFIG_SYS_NS16550_COM6)
370#error "Console port 6 defined but not configured."
371#endif
372
373#if defined(CONFIG_SYS_NS16550_COM1)
374DECLARE_HSUART(1, "mtk-hsuart0");
375#endif
376#if defined(CONFIG_SYS_NS16550_COM2)
377DECLARE_HSUART(2, "mtk-hsuart1");
378#endif
379#if defined(CONFIG_SYS_NS16550_COM3)
380DECLARE_HSUART(3, "mtk-hsuart2");
381#endif
382#if defined(CONFIG_SYS_NS16550_COM4)
383DECLARE_HSUART(4, "mtk-hsuart3");
384#endif
385#if defined(CONFIG_SYS_NS16550_COM5)
386DECLARE_HSUART(5, "mtk-hsuart4");
387#endif
388#if defined(CONFIG_SYS_NS16550_COM6)
389DECLARE_HSUART(6, "mtk-hsuart5");
390#endif
391
392__weak struct serial_device *default_serial_console(void)
393{
394#if CONFIG_CONS_INDEX == 1
395 return &mtk_hsuart1_device;
396#elif CONFIG_CONS_INDEX == 2
397 return &mtk_hsuart2_device;
398#elif CONFIG_CONS_INDEX == 3
399 return &mtk_hsuart3_device;
400#elif CONFIG_CONS_INDEX == 4
401 return &mtk_hsuart4_device;
402#elif CONFIG_CONS_INDEX == 5
403 return &mtk_hsuart5_device;
404#elif CONFIG_CONS_INDEX == 6
405 return &mtk_hsuart6_device;
406#else
407#error "Bad CONFIG_CONS_INDEX."
408#endif
409}
410
411void mtk_serial_initialize(void)
412{
413#if defined(CONFIG_SYS_NS16550_COM1)
414 serial_register(&mtk_hsuart1_device);
415#endif
416#if defined(CONFIG_SYS_NS16550_COM2)
417 serial_register(&mtk_hsuart2_device);
418#endif
419#if defined(CONFIG_SYS_NS16550_COM3)
420 serial_register(&mtk_hsuart3_device);
421#endif
422#if defined(CONFIG_SYS_NS16550_COM4)
423 serial_register(&mtk_hsuart4_device);
424#endif
425#if defined(CONFIG_SYS_NS16550_COM5)
426 serial_register(&mtk_hsuart5_device);
427#endif
428#if defined(CONFIG_SYS_NS16550_COM6)
429 serial_register(&mtk_hsuart6_device);
430#endif
431}
432
433#endif
434
developer90af58f2018-11-15 10:08:02 +0800435#ifdef CONFIG_DEBUG_UART_MTK
436
437#include <debug_uart.h>
438
439static inline void _debug_uart_init(void)
440{
441 struct mtk_serial_priv priv;
442
Pali Rohár8864b352022-05-27 22:15:24 +0200443 priv.regs = (void *) CONFIG_VAL(DEBUG_UART_BASE);
developer0dc720a2022-09-09 19:59:31 +0800444 priv.fixed_clk_rate = CONFIG_DEBUG_UART_CLOCK;
developer90af58f2018-11-15 10:08:02 +0800445
446 writel(0, &priv.regs->ier);
developer67d2b612019-09-25 17:45:17 +0800447 writel(UART_MCRVAL, &priv.regs->mcr);
448 writel(UART_FCRVAL, &priv.regs->fcr);
developer90af58f2018-11-15 10:08:02 +0800449
developer0dc720a2022-09-09 19:59:31 +0800450 _mtk_serial_setbrg(&priv, CONFIG_BAUDRATE, priv.fixed_clk_rate);
developer90af58f2018-11-15 10:08:02 +0800451}
452
453static inline void _debug_uart_putc(int ch)
454{
455 struct mtk_serial_regs __iomem *regs =
Pali Rohár8864b352022-05-27 22:15:24 +0200456 (void *) CONFIG_VAL(DEBUG_UART_BASE);
developer90af58f2018-11-15 10:08:02 +0800457
458 while (!(readl(&regs->lsr) & UART_LSR_THRE))
459 ;
460
461 writel(ch, &regs->thr);
462}
463
464DEBUG_UART_FUNCS
465
Simon Glassd66c5f72020-02-03 07:36:15 -0700466#endif