blob: ceb798bd2d3321db6c3ee95b56862b739c692e97 [file] [log] [blame]
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +01001/*
2 * (C) Copyright 2006 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24
Jon Loeliger4ed9ed62007-07-09 18:24:55 -050025#if defined(CONFIG_CMD_NAND)
Jean-Christophe PLAGNIOL-VILLARD719bb5f2008-08-13 01:40:43 +020026#if !defined(CONFIG_NAND_LEGACY)
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010027
28#include <nand.h>
29#include <asm/arch/pxa-regs.h>
30
Markus Klotzbücher21a43f92006-03-04 18:35:51 +010031#ifdef CFG_DFC_DEBUG1
32# define DFC_DEBUG1(fmt, args...) printf(fmt, ##args)
33#else
34# define DFC_DEBUG1(fmt, args...)
35#endif
36
37#ifdef CFG_DFC_DEBUG2
38# define DFC_DEBUG2(fmt, args...) printf(fmt, ##args)
39#else
40# define DFC_DEBUG2(fmt, args...)
41#endif
42
Markus Klotzbücher85678e22006-03-06 13:45:42 +010043#ifdef CFG_DFC_DEBUG3
44# define DFC_DEBUG3(fmt, args...) printf(fmt, ##args)
45#else
46# define DFC_DEBUG3(fmt, args...)
47#endif
48
Markus Klotzbücher27eba142006-03-06 15:04:25 +010049#define MIN(x, y) ((x < y) ? x : y)
50
51/* These really don't belong here, as they are specific to the NAND Model */
Markus Klotzbücher21a43f92006-03-04 18:35:51 +010052static uint8_t scan_ff_pattern[] = { 0xff, 0xff };
53
54static struct nand_bbt_descr delta_bbt_descr = {
55 .options = 0,
56 .offs = 0,
57 .len = 2,
58 .pattern = scan_ff_pattern
59};
60
Scott Wood08cb8b92008-09-10 11:48:49 -050061static struct nand_ecclayout delta_oob = {
Markus Klotzbücher21a43f92006-03-04 18:35:51 +010062 .eccbytes = 6,
63 .eccpos = {2, 3, 4, 5, 6, 7},
64 .oobfree = { {8, 2}, {12, 4} }
65};
66
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010067/*
Markus Klotzbücher432a7b42006-03-01 23:33:27 +010068 * not required for Monahans DFC
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010069 */
William Juul52c07962007-10-31 13:53:06 +010070static void dfc_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010071{
Markus Klotzbücher432a7b42006-03-01 23:33:27 +010072 return;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010073}
74
Markus Klotzbücher27eba142006-03-06 15:04:25 +010075#if 0
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010076/* read device ready pin */
Markus Klotzbücher27eba142006-03-06 15:04:25 +010077static int dfc_device_ready(struct mtd_info *mtdinfo)
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010078{
79 if(NDSR & NDSR_RDY)
80 return 1;
81 else
82 return 0;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010083 return 0;
84}
Markus Klotzbücher27eba142006-03-06 15:04:25 +010085#endif
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +010086
Markus Klotzbücherddd78b02006-03-03 12:11:11 +010087/*
88 * Write buf to the DFC Controller Data Buffer
89 */
Markus Klotzbücher27eba142006-03-06 15:04:25 +010090static void dfc_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
Markus Klotzbücherddd78b02006-03-03 12:11:11 +010091{
92 unsigned long bytes_multi = len & 0xfffffffc;
93 unsigned long rest = len & 0x3;
94 unsigned long *long_buf;
95 int i;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +010096
Markus Klotzbücher27eba142006-03-06 15:04:25 +010097 DFC_DEBUG2("dfc_write_buf: writing %d bytes starting with 0x%x.\n", len, *((unsigned long*) buf));
Markus Klotzbücherddd78b02006-03-03 12:11:11 +010098 if(bytes_multi) {
99 for(i=0; i<bytes_multi; i+=4) {
100 long_buf = (unsigned long*) &buf[i];
101 NDDB = *long_buf;
102 }
103 }
104 if(rest) {
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100105 printf("dfc_write_buf: ERROR, writing non 4-byte aligned data.\n");
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100106 }
107 return;
108}
109
110
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100111static void dfc_read_buf(struct mtd_info *mtd, u_char* const buf, int len)
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100112{
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100113 int i=0, j;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100114
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100115 /* we have to be carefull not to overflow the buffer if len is
116 * not a multiple of 4 */
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100117 unsigned long bytes_multi = len & 0xfffffffc;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100118 unsigned long rest = len & 0x3;
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100119 unsigned long *long_buf;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100120
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100121 DFC_DEBUG3("dfc_read_buf: reading %d bytes.\n", len);
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100122 /* if there are any, first copy multiple of 4 bytes */
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100123 if(bytes_multi) {
124 for(i=0; i<bytes_multi; i+=4) {
125 long_buf = (unsigned long*) &buf[i];
Markus Klotzbüchera3bedae2006-03-02 12:10:01 +0100126 *long_buf = NDDB;
127 }
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100128 }
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100129
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100130 /* ...then the rest */
131 if(rest) {
132 unsigned long rest_data = NDDB;
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100133 for(j=0;j<rest; j++)
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100134 buf[i+j] = (u_char) ((rest_data>>j) & 0xff);
135 }
136
137 return;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100138}
139
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100140/*
141 * read a word. Not implemented as not used in NAND code.
142 */
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100143static u16 dfc_read_word(struct mtd_info *mtd)
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100144{
William Juul52c07962007-10-31 13:53:06 +0100145 printf("dfc_read_word: UNIMPLEMENTED.\n");
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100146 return 0;
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100147}
148
149/* global var, too bad: mk@tbd: move to ->priv pointer */
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100150static unsigned long read_buf = 0;
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100151static int bytes_read = -1;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100152
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100153/*
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100154 * read a byte from NDDB Because we can only read 4 bytes from NDDB at
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100155 * a time, we buffer the remaining bytes. The buffer is reset when a
156 * new command is sent to the chip.
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100157 *
158 * WARNING:
159 * This function is currently only used to read status and id
160 * bytes. For these commands always 8 bytes need to be read from
161 * NDDB. So we read and discard these bytes right now. In case this
162 * function is used for anything else in the future, we must check
163 * what was the last command issued and read the appropriate amount of
164 * bytes respectively.
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100165 */
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100166static u_char dfc_read_byte(struct mtd_info *mtd)
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100167{
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100168 unsigned char byte;
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100169 unsigned long dummy;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100170
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100171 if(bytes_read < 0) {
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100172 read_buf = NDDB;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100173 dummy = NDDB;
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100174 bytes_read = 0;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100175 }
176 byte = (unsigned char) (read_buf>>(8 * bytes_read++));
177 if(bytes_read >= 4)
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100178 bytes_read = -1;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100179
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100180 DFC_DEBUG2("dfc_read_byte: byte %u: 0x%x of (0x%x).\n", bytes_read - 1, byte, read_buf);
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100181 return byte;
182}
183
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100184/* calculate delta between OSCR values start and now */
185static unsigned long get_delta(unsigned long start)
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100186{
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100187 unsigned long cur = OSCR;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100188
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100189 if(cur < start) /* OSCR overflowed */
190 return (cur + (start^0xffffffff));
191 else
192 return (cur - start);
193}
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100194
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100195/* delay function, this doesn't belong here */
196static void wait_us(unsigned long us)
197{
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100198 unsigned long start = OSCR;
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100199 us *= OSCR_CLK_FREQ;
200
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100201 while (get_delta(start) < us) {
202 /* do nothing */
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100203 }
204}
205
Wolfgang Denk7fa6e902006-03-11 22:53:33 +0100206static void dfc_clear_nddb(void)
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100207{
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100208 NDCR &= ~NDCR_ND_RUN;
209 wait_us(CFG_NAND_OTHER_TO);
210}
211
212/* wait_event with timeout */
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100213static unsigned long dfc_wait_event(unsigned long event)
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100214{
215 unsigned long ndsr, timeout, start = OSCR;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100216
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100217 if(!event)
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100218 return 0xff000000;
219 else if(event & (NDSR_CS0_CMDD | NDSR_CS0_BBD))
220 timeout = CFG_NAND_PROG_ERASE_TO * OSCR_CLK_FREQ;
221 else
222 timeout = CFG_NAND_OTHER_TO * OSCR_CLK_FREQ;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100223
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100224 while(1) {
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100225 ndsr = NDSR;
226 if(ndsr & event) {
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100227 NDSR |= event;
228 break;
229 }
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100230 if(get_delta(start) > timeout) {
Jean-Christophe PLAGNIOL-VILLARDc4fb57c2008-07-12 14:36:34 +0200231 DFC_DEBUG1("dfc_wait_event: TIMEOUT waiting for event: 0x%lx.\n", event);
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100232 return 0xff000000;
233 }
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100234
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100235 }
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100236 return ndsr;
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100237}
238
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100239/* we don't always wan't to do this */
Wolfgang Denk7fa6e902006-03-11 22:53:33 +0100240static void dfc_new_cmd(void)
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100241{
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100242 int retry = 0;
243 unsigned long status;
244
245 while(retry++ <= CFG_NAND_SENDCMD_RETRY) {
246 /* Clear NDSR */
247 NDSR = 0xFFF;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100248
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100249 /* set NDCR[NDRUN] */
250 if(!(NDCR & NDCR_ND_RUN))
251 NDCR |= NDCR_ND_RUN;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100252
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100253 status = dfc_wait_event(NDSR_WRCMDREQ);
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100254
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100255 if(status & NDSR_WRCMDREQ)
256 return;
257
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100258 DFC_DEBUG2("dfc_new_cmd: FAILED to get WRITECMDREQ, retry: %d.\n", retry);
259 dfc_clear_nddb();
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100260 }
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100261 DFC_DEBUG1("dfc_new_cmd: giving up after %d retries.\n", retry);
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100262}
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100263
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100264/* this function is called after Programm and Erase Operations to
265 * check for success or failure */
William Juul52c07962007-10-31 13:53:06 +0100266static int dfc_wait(struct mtd_info *mtd, struct nand_chip *this)
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100267{
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100268 unsigned long ndsr=0, event=0;
William Juul52c07962007-10-31 13:53:06 +0100269 int state = this->state;
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100270
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100271 if(state == FL_WRITING) {
272 event = NDSR_CS0_CMDD | NDSR_CS0_BBD;
273 } else if(state == FL_ERASING) {
Markus Klotzbücherb2fc71d2006-03-03 20:13:43 +0100274 event = NDSR_CS0_CMDD | NDSR_CS0_BBD;
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100275 }
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100276
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100277 ndsr = dfc_wait_event(event);
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100278
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100279 if((ndsr & NDSR_CS0_BBD) || (ndsr & 0xff000000))
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100280 return(0x1); /* Status Read error */
281 return 0;
282}
283
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100284/* cmdfunc send commands to the DFC */
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100285static void dfc_cmdfunc(struct mtd_info *mtd, unsigned command,
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100286 int column, int page_addr)
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100287{
288 /* register struct nand_chip *this = mtd->priv; */
Markus Klotzbücherf0840da2006-03-02 14:02:36 +0100289 unsigned long ndcb0=0, ndcb1=0, ndcb2=0, event=0;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100290
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100291 /* clear the ugly byte read buffer */
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100292 bytes_read = -1;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100293 read_buf = 0;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100294
295 switch (command) {
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100296 case NAND_CMD_READ0:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100297 DFC_DEBUG3("dfc_cmdfunc: NAND_CMD_READ0, page_addr: 0x%x, column: 0x%x.\n", page_addr, (column>>1));
298 dfc_new_cmd();
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100299 ndcb0 = (NAND_CMD_READ0 | (4<<16));
300 column >>= 1; /* adjust for 16 bit bus */
301 ndcb1 = (((column>>1) & 0xff) |
302 ((page_addr<<8) & 0xff00) |
303 ((page_addr<<8) & 0xff0000) |
304 ((page_addr<<8) & 0xff000000)); /* make this 0x01000000 ? */
Markus Klotzbücherf0840da2006-03-02 14:02:36 +0100305 event = NDSR_RDDREQ;
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100306 goto write_cmd;
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100307 case NAND_CMD_READ1:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100308 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_READ1 unimplemented!\n");
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100309 goto end;
310 case NAND_CMD_READOOB:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100311 DFC_DEBUG1("dfc_cmdfunc: NAND_CMD_READOOB unimplemented!\n");
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100312 goto end;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100313 case NAND_CMD_READID:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100314 dfc_new_cmd();
315 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_READID.\n");
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100316 ndcb0 = (NAND_CMD_READID | (3 << 21) | (1 << 16)); /* addr cycles*/
Markus Klotzbücherf0840da2006-03-02 14:02:36 +0100317 event = NDSR_RDDREQ;
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100318 goto write_cmd;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100319 case NAND_CMD_PAGEPROG:
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100320 /* sent as a multicommand in NAND_CMD_SEQIN */
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100321 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_PAGEPROG empty due to multicmd.\n");
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100322 goto end;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100323 case NAND_CMD_ERASE1:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100324 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_ERASE1, page_addr: 0x%x, column: 0x%x.\n", page_addr, (column>>1));
325 dfc_new_cmd();
Markus Klotzbücherb2fc71d2006-03-03 20:13:43 +0100326 ndcb0 = (0xd060 | (1<<25) | (2<<21) | (1<<19) | (3<<16));
327 ndcb1 = (page_addr & 0x00ffffff);
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100328 goto write_cmd;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100329 case NAND_CMD_ERASE2:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100330 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_ERASE2 empty due to multicmd.\n");
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100331 goto end;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100332 case NAND_CMD_SEQIN:
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100333 /* send PAGE_PROG command(0x1080) */
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100334 dfc_new_cmd();
335 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, page_addr: 0x%x, column: 0x%x.\n", page_addr, (column>>1));
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100336 ndcb0 = (0x1080 | (1<<25) | (1<<21) | (1<<19) | (4<<16));
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100337 column >>= 1; /* adjust for 16 bit bus */
338 ndcb1 = (((column>>1) & 0xff) |
339 ((page_addr<<8) & 0xff00) |
340 ((page_addr<<8) & 0xff0000) |
341 ((page_addr<<8) & 0xff000000)); /* make this 0x01000000 ? */
342 event = NDSR_WRDREQ;
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100343 goto write_cmd;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100344 case NAND_CMD_STATUS:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100345 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_STATUS.\n");
346 dfc_new_cmd();
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100347 ndcb0 = NAND_CMD_STATUS | (4<<21);
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100348 event = NDSR_RDDREQ;
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100349 goto write_cmd;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100350 case NAND_CMD_RESET:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100351 DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_RESET.\n");
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100352 ndcb0 = NAND_CMD_RESET | (5<<21);
353 event = NDSR_CS0_CMDD;
354 goto write_cmd;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100355 default:
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100356 printk("dfc_cmdfunc: error, unsupported command.\n");
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100357 goto end;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100358 }
359
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100360 write_cmd:
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100361 NDCB0 = ndcb0;
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100362 NDCB0 = ndcb1;
363 NDCB0 = ndcb2;
Markus Klotzbücherf0840da2006-03-02 14:02:36 +0100364
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100365 /* wait_event: */
366 dfc_wait_event(event);
Markus Klotzbücherddd78b02006-03-03 12:11:11 +0100367 end:
368 return;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100369}
370
Wolfgang Denk7fa6e902006-03-11 22:53:33 +0100371static void dfc_gpio_init(void)
Markus Klotzbücherf14cc262006-02-28 22:51:01 +0100372{
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100373 DFC_DEBUG2("Setting up DFC GPIO's.\n");
Markus Klotzbücherf14cc262006-02-28 22:51:01 +0100374
375 /* no idea what is done here, see zylonite.c */
376 GPIO4 = 0x1;
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100377
Markus Klotzbücherf14cc262006-02-28 22:51:01 +0100378 DF_ALE_WE1 = 0x00000001;
379 DF_ALE_WE2 = 0x00000001;
380 DF_nCS0 = 0x00000001;
381 DF_nCS1 = 0x00000001;
382 DF_nWE = 0x00000001;
383 DF_nRE = 0x00000001;
384 DF_IO0 = 0x00000001;
385 DF_IO8 = 0x00000001;
386 DF_IO1 = 0x00000001;
387 DF_IO9 = 0x00000001;
388 DF_IO2 = 0x00000001;
389 DF_IO10 = 0x00000001;
390 DF_IO3 = 0x00000001;
391 DF_IO11 = 0x00000001;
392 DF_IO4 = 0x00000001;
393 DF_IO12 = 0x00000001;
394 DF_IO5 = 0x00000001;
395 DF_IO13 = 0x00000001;
396 DF_IO6 = 0x00000001;
397 DF_IO14 = 0x00000001;
398 DF_IO7 = 0x00000001;
399 DF_IO15 = 0x00000001;
400
401 DF_nWE = 0x1901;
402 DF_nRE = 0x1901;
403 DF_CLE_NOE = 0x1900;
404 DF_ALE_WE1 = 0x1901;
405 DF_INT_RnB = 0x1900;
406}
407
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100408/*
409 * Board-specific NAND initialization. The following members of the
410 * argument are board-specific (per include/linux/mtd/nand_new.h):
411 * - IO_ADDR_R?: address to read the 8 I/O lines of the flash device
412 * - IO_ADDR_W?: address to write the 8 I/O lines of the flash device
413 * - hwcontrol: hardwarespecific function for accesing control-lines
414 * - dev_ready: hardwarespecific function for accesing device ready/busy line
415 * - enable_hwecc?: function to enable (reset) hardware ecc generator. Must
416 * only be provided if a hardware ECC is available
William Juul52c07962007-10-31 13:53:06 +0100417 * - ecc.mode: mode of ecc, see defines
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100418 * - chip_delay: chip dependent delay for transfering data from array to
419 * read regs (tR)
420 * - options: various chip options. They can partly be set to inform
421 * nand_scan about special functionality. See the defines for further
422 * explanation
423 * Members with a "?" were not set in the merged testing-NAND branch,
424 * so they are not set here either.
425 */
Heiko Schocher3ec43662006-12-21 17:17:02 +0100426int board_nand_init(struct nand_chip *nand)
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100427{
428 unsigned long tCH, tCS, tWH, tWP, tRH, tRP, tRP_high, tR, tWHR, tAR;
429
430 /* set up GPIO Control Registers */
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100431 dfc_gpio_init();
Markus Klotzbücherf14cc262006-02-28 22:51:01 +0100432
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100433 /* turn on the NAND Controller Clock (104 MHz @ D0) */
434 CKENA |= (CKENA_4_NAND | CKENA_9_SMC);
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100435
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100436#undef CFG_TIMING_TIGHT
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100437#ifndef CFG_TIMING_TIGHT
438 tCH = MIN(((unsigned long) (NAND_TIMING_tCH * DFC_CLK_PER_US) + 1),
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100439 DFC_MAX_tCH);
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100440 tCS = MIN(((unsigned long) (NAND_TIMING_tCS * DFC_CLK_PER_US) + 1),
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100441 DFC_MAX_tCS);
442 tWH = MIN(((unsigned long) (NAND_TIMING_tWH * DFC_CLK_PER_US) + 1),
443 DFC_MAX_tWH);
444 tWP = MIN(((unsigned long) (NAND_TIMING_tWP * DFC_CLK_PER_US) + 1),
445 DFC_MAX_tWP);
446 tRH = MIN(((unsigned long) (NAND_TIMING_tRH * DFC_CLK_PER_US) + 1),
447 DFC_MAX_tRH);
448 tRP = MIN(((unsigned long) (NAND_TIMING_tRP * DFC_CLK_PER_US) + 1),
449 DFC_MAX_tRP);
450 tR = MIN(((unsigned long) (NAND_TIMING_tR * DFC_CLK_PER_US) + 1),
451 DFC_MAX_tR);
452 tWHR = MIN(((unsigned long) (NAND_TIMING_tWHR * DFC_CLK_PER_US) + 1),
453 DFC_MAX_tWHR);
454 tAR = MIN(((unsigned long) (NAND_TIMING_tAR * DFC_CLK_PER_US) + 1),
455 DFC_MAX_tAR);
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100456#else /* this is the tight timing */
457
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100458 tCH = MIN(((unsigned long) (NAND_TIMING_tCH * DFC_CLK_PER_US)),
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100459 DFC_MAX_tCH);
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100460 tCS = MIN(((unsigned long) (NAND_TIMING_tCS * DFC_CLK_PER_US)),
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100461 DFC_MAX_tCS);
462 tWH = MIN(((unsigned long) (NAND_TIMING_tWH * DFC_CLK_PER_US)),
463 DFC_MAX_tWH);
464 tWP = MIN(((unsigned long) (NAND_TIMING_tWP * DFC_CLK_PER_US)),
465 DFC_MAX_tWP);
466 tRH = MIN(((unsigned long) (NAND_TIMING_tRH * DFC_CLK_PER_US)),
467 DFC_MAX_tRH);
468 tRP = MIN(((unsigned long) (NAND_TIMING_tRP * DFC_CLK_PER_US)),
469 DFC_MAX_tRP);
470 tR = MIN(((unsigned long) (NAND_TIMING_tR * DFC_CLK_PER_US) - tCH - 2),
471 DFC_MAX_tR);
472 tWHR = MIN(((unsigned long) (NAND_TIMING_tWHR * DFC_CLK_PER_US) - tCH - 2),
473 DFC_MAX_tWHR);
474 tAR = MIN(((unsigned long) (NAND_TIMING_tAR * DFC_CLK_PER_US) - 2),
475 DFC_MAX_tAR);
476#endif /* CFG_TIMING_TIGHT */
477
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100478
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100479 DFC_DEBUG2("tCH=%u, tCS=%u, tWH=%u, tWP=%u, tRH=%u, tRP=%u, tR=%u, tWHR=%u, tAR=%u.\n", tCH, tCS, tWH, tWP, tRH, tRP, tR, tWHR, tAR);
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100480
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100481 /* tRP value is split in the register */
482 if(tRP & (1 << 4)) {
483 tRP_high = 1;
484 tRP &= ~(1 << 4);
485 } else {
486 tRP_high = 0;
487 }
488
489 NDTR0CS0 = (tCH << 19) |
490 (tCS << 16) |
491 (tWH << 11) |
492 (tWP << 8) |
493 (tRP_high << 6) |
494 (tRH << 3) |
495 (tRP << 0);
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100496
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100497 NDTR1CS0 = (tR << 16) |
498 (tWHR << 4) |
499 (tAR << 0);
500
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100501 /* If it doesn't work (unlikely) think about:
502 * - ecc enable
503 * - chip select don't care
504 * - read id byte count
505 *
506 * Intentionally enabled by not setting bits:
507 * - dma (DMA_EN)
508 * - page size = 512
509 * - cs don't care, see if we can enable later!
510 * - row address start position (after second cycle)
511 * - pages per block = 32
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100512 * - ND_RDY : clears command buffer
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100513 */
Markus Klotzbücherb2fc71d2006-03-03 20:13:43 +0100514 /* NDCR_NCSX | /\* Chip select busy don't care *\/ */
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100515
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100516 NDCR = (NDCR_SPARE_EN | /* use the spare area */
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100517 NDCR_DWIDTH_C | /* 16bit DFC data bus width */
518 NDCR_DWIDTH_M | /* 16 bit Flash device data bus width */
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100519 (2 << 16) | /* read id count = 7 ???? mk@tbd */
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100520 NDCR_ND_ARB_EN | /* enable bus arbiter */
521 NDCR_RDYM | /* flash device ready ir masked */
522 NDCR_CS0_PAGEDM | /* ND_nCSx page done ir masked */
523 NDCR_CS1_PAGEDM |
524 NDCR_CS0_CMDDM | /* ND_CSx command done ir masked */
525 NDCR_CS1_CMDDM |
526 NDCR_CS0_BBDM | /* ND_CSx bad block detect ir masked */
527 NDCR_CS1_BBDM |
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100528 NDCR_DBERRM | /* double bit error ir masked */
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100529 NDCR_SBERRM | /* single bit error ir masked */
530 NDCR_WRDREQM | /* write data request ir masked */
531 NDCR_RDDREQM | /* read data request ir masked */
532 NDCR_WRCMDREQM); /* write command request ir masked */
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100533
Markus Klotzbücher432a7b42006-03-01 23:33:27 +0100534
535 /* wait 10 us due to cmd buffer clear reset */
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100536 /* wait(10); */
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100537
538
William Juul52c07962007-10-31 13:53:06 +0100539 nand->cmd_ctrl = dfc_hwcontrol;
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100540/* nand->dev_ready = dfc_device_ready; */
William Juul52c07962007-10-31 13:53:06 +0100541 nand->ecc.mode = NAND_ECC_SOFT;
Scott Wood08cb8b92008-09-10 11:48:49 -0500542 nand->ecc.layout = &delta_oob;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100543 nand->options = NAND_BUSWIDTH_16;
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100544 nand->waitfunc = dfc_wait;
545 nand->read_byte = dfc_read_byte;
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100546 nand->read_word = dfc_read_word;
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100547 nand->read_buf = dfc_read_buf;
548 nand->write_buf = dfc_write_buf;
Markus Klotzbücherb6c2d402006-03-03 15:37:01 +0100549
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100550 nand->cmdfunc = dfc_cmdfunc;
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100551 nand->badblock_pattern = &delta_bbt_descr;
Heiko Schocher3ec43662006-12-21 17:17:02 +0100552 return 0;
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100553}
554
555#else
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100556 #error "U-Boot legacy NAND support not available for Monahans DFC."
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100557#endif
558#endif