Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 2 | /* |
Jens Scharsig | 2686eff | 2012-05-02 00:57:08 +0000 | [diff] [blame] | 3 | * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123) |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 4 | * |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 5 | * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de> |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 6 | */ |
| 7 | |
Jens Scharsig | 2686eff | 2012-05-02 00:57:08 +0000 | [diff] [blame] | 8 | #ifndef _CONFIG_EB_CPU5282_H_ |
| 9 | #define _CONFIG_EB_CPU5282_H_ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 10 | |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 11 | /*----------------------------------------------------------------------* |
| 12 | * High Level Configuration Options (easy to change) * |
| 13 | *----------------------------------------------------------------------*/ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 14 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 15 | #define CFG_SYS_UART_PORT (0) |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 16 | |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 17 | /*----------------------------------------------------------------------* |
| 18 | * Options * |
| 19 | *----------------------------------------------------------------------*/ |
| 20 | |
Jens Scharsig (BuS Elektronik) | e5e5837 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 21 | #define STATUS_LED_ACTIVE 0 |
Jens Scharsig (BuS Elektronik) | e5e5837 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 22 | |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 23 | /*----------------------------------------------------------------------* |
| 24 | * Configuration for environment * |
| 25 | * Environment is in the second sector of the first 256k of flash * |
| 26 | *----------------------------------------------------------------------*/ |
| 27 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 28 | /*#define CFG_SYS_DRAM_TEST 1 */ |
| 29 | #undef CFG_SYS_DRAM_TEST |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 30 | |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 31 | /*----------------------------------------------------------------------* |
| 32 | * Clock and PLL Configuration * |
| 33 | *----------------------------------------------------------------------*/ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 34 | #define CFG_SYS_CLK 80000000 /* 8MHz * 8 */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 35 | |
Jens Scharsig (BuS Elektronik) | e5e5837 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 36 | /* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 37 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 38 | #define CFG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */ |
| 39 | #define CFG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 40 | |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 41 | /*----------------------------------------------------------------------* |
| 42 | * Network * |
| 43 | *----------------------------------------------------------------------*/ |
| 44 | |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 45 | /*------------------------------------------------------------------------- |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 46 | * Low Level Configuration Settings |
| 47 | * (address mappings, register initial values, etc.) |
| 48 | * You should know what you are doing if you make changes here. |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 49 | *-----------------------------------------------------------------------*/ |
| 50 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 51 | #define CFG_SYS_MBAR 0x40000000 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 52 | |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 53 | /*----------------------------------------------------------------------- |
| 54 | * Definitions for initial stack pointer and data area (in DPRAM) |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 55 | *-----------------------------------------------------------------------*/ |
| 56 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 57 | #define CFG_SYS_INIT_RAM_ADDR 0x20000000 |
| 58 | #define CFG_SYS_INIT_RAM_SIZE 0x10000 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 59 | |
| 60 | /*----------------------------------------------------------------------- |
| 61 | * Start addresses for the final memory configuration |
| 62 | * (Set up by the startup code) |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 63 | * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 64 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 65 | #define CFG_SYS_SDRAM_BASE0 0x00000000 |
| 66 | #define CFG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 67 | |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 68 | #define CFG_SYS_SDRAM_BASE CFG_SYS_SDRAM_BASE0 |
| 69 | #define CFG_SYS_SDRAM_SIZE CFG_SYS_SDRAM_SIZE0 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 70 | |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 71 | /* |
| 72 | * For booting Linux, the board info and command line data |
| 73 | * have to be in the first 8 MB of memory, since this is |
| 74 | * the maximum mapped by the Linux kernel during initialization ?? |
| 75 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 76 | #define CFG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 77 | |
| 78 | /*----------------------------------------------------------------------- |
| 79 | * FLASH organization |
| 80 | */ |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 81 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 82 | #define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE |
| 83 | #define CFG_SYS_INT_FLASH_BASE 0xF0000000 |
| 84 | #define CFG_SYS_INT_FLASH_ENABLE 0x21 |
Jens Scharsig | 772d9b0 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 85 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 86 | #define CFG_SYS_FLASH_SIZE 16*1024*1024 |
Jens Scharsig (BuS Elektronik) | e5e5837 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 87 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 88 | #define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE } |
Jens Scharsig (BuS Elektronik) | e5e5837 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 89 | |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 90 | /*----------------------------------------------------------------------- |
| 91 | * Cache Configuration |
| 92 | */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 93 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 94 | #define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 95 | CFG_SYS_INIT_RAM_SIZE - 8) |
| 96 | #define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 97 | CFG_SYS_INIT_RAM_SIZE - 4) |
| 98 | #define CFG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM) |
| 99 | #define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 100 | CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 101 | CF_ACR_EN | CF_ACR_SM_ALL) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 102 | #define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 103 | CF_CACR_CEIB | CF_CACR_DBWE | \ |
| 104 | CF_CACR_EUSP) |
| 105 | |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 106 | /*----------------------------------------------------------------------- |
| 107 | * Memory bank definitions |
| 108 | */ |
| 109 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 110 | #define CFG_SYS_CS0_BASE 0xFF000000 |
| 111 | #define CFG_SYS_CS0_CTRL 0x00001980 |
| 112 | #define CFG_SYS_CS0_MASK 0x00FF0001 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 113 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 114 | #define CFG_SYS_CS2_BASE 0xE0000000 |
| 115 | #define CFG_SYS_CS2_CTRL 0x00001980 |
| 116 | #define CFG_SYS_CS2_MASK 0x000F0001 |
Jens Scharsig (BuS Elektronik) | e5e5837 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 117 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 118 | #define CFG_SYS_CS3_BASE 0xE0100000 |
| 119 | #define CFG_SYS_CS3_CTRL 0x00001980 |
| 120 | #define CFG_SYS_CS3_MASK 0x000F0001 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 121 | |
| 122 | /*----------------------------------------------------------------------- |
| 123 | * Port configuration |
| 124 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 125 | #define CFG_SYS_PACNT 0x0000000 /* Port A D[31:24] */ |
| 126 | #define CFG_SYS_PADDR 0x0000000 |
| 127 | #define CFG_SYS_PADAT 0x0000000 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 128 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 129 | #define CFG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */ |
| 130 | #define CFG_SYS_PBDDR 0x0000000 |
| 131 | #define CFG_SYS_PBDAT 0x0000000 |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 132 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 133 | #define CFG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */ |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 134 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 135 | #define CFG_SYS_PASPAR 0x0F0F |
| 136 | #define CFG_SYS_PEHLPAR 0xC0 |
| 137 | #define CFG_SYS_PUAPAR 0x0F |
| 138 | #define CFG_SYS_DDRUA 0x05 |
| 139 | #define CFG_SYS_PJPAR 0xFF |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 140 | |
Angelo Dureghello | 49becce | 2023-02-25 23:25:26 +0100 | [diff] [blame^] | 141 | #define CFG_MCFTMR |
| 142 | |
Heiko Schocher | ac1956e | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 143 | #endif /* _CONFIG_M5282EVB_H */ |
| 144 | /*---------------------------------------------------------------------*/ |