blob: dc7186c3ccd656e7faed2f0b1ea8b7fa8b8db408 [file] [log] [blame]
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02001/*
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +01002 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02003 * wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020011/*
12 * High Level Configuration Options
13 * (easy to change)
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010014 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010015#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
16#define CONFIG_V38B 1 /* ...on V38B board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020017
18#define CONFIG_SYS_TEXT_BASE 0xFF000000
19
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020021
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010022#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
23#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020024
Bartlomiej Sieka005f5c82006-11-11 22:48:22 +010025#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020026
27#define CONFIG_NETCONSOLE 1
28
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010029#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
Mike Frysinger13e9bb92009-02-16 18:03:14 -050030#define CONFIG_MISC_INIT_R
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020031
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020033
Becky Bruce03ea1be2008-05-08 19:02:12 -050034#define CONFIG_HIGH_BATS 1 /* High BATs supported */
35
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020036/*
37 * Serial console configuration
38 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010039#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020041
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020042/*
43 * DDR
44 */
45#define SDRAM_DDR 1 /* is DDR */
46/* Settings for XLB = 132 MHz */
47#define SDRAM_MODE 0x018D0000
48#define SDRAM_EMODE 0x40090000
49#define SDRAM_CONTROL 0x704f0f00
50#define SDRAM_CONFIG1 0x73722930
51#define SDRAM_CONFIG2 0x47770000
52#define SDRAM_TAPDELAY 0x10000000
53
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020054/*
Robert P. J. Day8d56db92016-07-15 13:44:45 -040055 * PCI - no support
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020056 */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020057
58/*
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020059 * USB
60 */
61#define CONFIG_USB_OHCI
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010062#define CONFIG_USB_CLOCK 0x0001BBBB
63#define CONFIG_USB_CONFIG 0x00001000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020064
65/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050066 * BOOTP options
67 */
68#define CONFIG_BOOTP_BOOTFILESIZE
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050073/*
Jon Loeliger03bfcb92007-07-04 22:33:46 -050074 * Command line configuration.
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020075 */
Jon Loeliger03bfcb92007-07-04 22:33:46 -050076#define CONFIG_CMD_IDE
Jon Loeliger03bfcb92007-07-04 22:33:46 -050077#define CONFIG_CMD_DIAG
78#define CONFIG_CMD_IRQ
79#define CONFIG_CMD_JFFS2
Jon Loeliger03bfcb92007-07-04 22:33:46 -050080#define CONFIG_CMD_SDRAM
81#define CONFIG_CMD_DATE
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010082
Jon Loeliger03bfcb92007-07-04 22:33:46 -050083#define CONFIG_TIMESTAMP /* Print image info with timestamp */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020084
85/*
86 * Boot low with 16 MB Flash
87 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_LOWBOOT 1
89#define CONFIG_SYS_LOWBOOT16 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020090
91/*
92 * Autobooting
93 */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020094
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010095#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010096 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020097 "echo"
98
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010099#undef CONFIG_BOOTARGS
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200100
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200101#define CONFIG_EXTRA_ENV_SETTINGS \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100102 "bootcmd=run net_nfs\0" \
103 "bootdelay=3\0" \
104 "baudrate=115200\0" \
105 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
106 "filesystem over NFS; echo\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200107 "netdev=eth0\0" \
Bartlomiej Sieka37e66642006-12-28 19:08:21 +0100108 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200109 "addip=setenv bootargs $(bootargs) " \
110 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
111 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
112 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
113 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
114 "$(ramdisk_addr)\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100115 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200116 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Bartlomiej Sieka37e66642006-12-28 19:08:21 +0100117 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100118 "hostname=v38b\0" \
Heiko Schocherc5e84052010-07-20 17:45:02 +0200119 "ethact=FEC\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100120 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
121 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
122 "cp.b 200000 ff000000 $(filesize);" \
123 "prot on ff000000 ff03ffff\0" \
124 "load=tftp 200000 $(u-boot)\0" \
125 "netmask=255.255.0.0\0" \
126 "ipaddr=192.168.160.18\0" \
127 "serverip=192.168.1.1\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100128 "bootfile=/tftpboot/v38b/uImage\0" \
129 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200130 ""
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200131
132#define CONFIG_BOOTCOMMAND "run net_nfs"
133
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200134/*
135 * IPB Bus clocking configuration.
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100138
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200139/*
140 * I2C configuration
141 */
142#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
144#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
145#define CONFIG_SYS_I2C_SLAVE 0x7F
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200146
147/*
148 * EEPROM configuration
149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
151#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
152#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
153#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200154
155/*
156 * RTC configuration
157 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200159
160/*
161 * Flash configuration - use CFI driver
162 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200164#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
166#define CONFIG_SYS_FLASH_BASE 0xFF000000
167#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
168#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
169#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
170#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
171#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200172
173/*
174 * Environment settings
175 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200176#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200178#define CONFIG_ENV_SIZE 0x10000
179#define CONFIG_ENV_SECT_SIZE 0x10000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200180#define CONFIG_ENV_OVERWRITE 1
181
182/*
183 * Memory map
184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_MBAR 0xF0000000
186#define CONFIG_SYS_SDRAM_BASE 0x00000000
187#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200188
189/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200191#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200192
Wolfgang Denk0191e472010-10-26 14:34:52 +0200193#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200195
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200196#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
198# define CONFIG_SYS_RAMBOOT 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200199#endif
200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
202#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
203#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200204
205/*
206 * Ethernet configuration
207 */
208#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800209#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200210#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200211#define CONFIG_MII 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200212
213/*
214 * GPIO configuration
215 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200217
218/*
219 * Miscellaneous configurable options
220 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500222#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200224#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200226#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
228#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
229#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
232#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500237#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500239#endif
240
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200241/*
242 * Various low-level settings
243 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
245#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
248#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
249#define CONFIG_SYS_BOOTCS_CFG 0x00047801
250#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
251#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200252
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_CS_BURST 0x00000000
254#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200257
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100258/*
259 * IDE/ATA (supports IDE harddisk)
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200260 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100261#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
262#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
263#undef CONFIG_IDE_LED /* LED for ide not supported */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200264
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100265#define CONFIG_IDE_RESET /* reset for ide supported */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200266#define CONFIG_IDE_PREINIT
267
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
269#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200270
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200274
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200276
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200282
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100283/*
284 * Status LED
285 */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200286
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200288#ifndef __ASSEMBLY__
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200289typedef unsigned int led_id_t;
290
291#define __led_toggle(_msk) \
292 do { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200294 } while(0)
295
296#define __led_set(_msk, _st) \
297 do { \
298 if ((_st)) \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200300 else \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200302 } while(0)
303
304#define __led_init(_msk, st) \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100305 do { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100307 } while(0)
308#endif /* __ASSEMBLY__ */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200309
310#endif /* __CONFIG_H */