blob: 2456475f27ca7a44651f5bd4604a1aa360d2f9a8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Reinhard Arlt46911792009-07-25 06:19:12 +02002/*
3 * esd vme8349 U-Boot configuration file
4 * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
5 *
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02006 * (C) Copyright 2006-2010
Reinhard Arlt46911792009-07-25 06:19:12 +02007 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * reinhard.arlt@esd-electronics.de
10 * Based on the MPC8349EMDS config.
Reinhard Arlt46911792009-07-25 06:19:12 +020011 */
12
13/*
14 * vme8349 board configuration file.
15 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
20/*
Reinhard Arlt63881352009-12-08 09:13:08 +010021 * Top level Makefile configuration choices
22 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023#ifdef CONFIG_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +010024#define VME_CADDY2
25#endif
26
27/*
Reinhard Arlt46911792009-07-25 06:19:12 +020028 * High Level Configuration Options
29 */
30#define CONFIG_E300 1 /* E300 Family */
Reinhard Arlt46911792009-07-25 06:19:12 +020031#define CONFIG_MPC834x 1 /* MPC834x family */
32#define CONFIG_MPC8349 1 /* MPC8349 specific */
33#define CONFIG_VME8349 1 /* ESD VME8349 board specific */
34
Reinhard Arlt63881352009-12-08 09:13:08 +010035#define CONFIG_MISC_INIT_R
36
Reinhard Arlt46911792009-07-25 06:19:12 +020037/* Don't enable PCI2 on vme834x - it doesn't exist physically. */
38#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
39
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020040#define CONFIG_PCI_66M
41#ifdef CONFIG_PCI_66M
Reinhard Arlt46911792009-07-25 06:19:12 +020042#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
43#else
44#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
45#endif
46
47#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020048#ifdef CONFIG_PCI_66M
Reinhard Arlt46911792009-07-25 06:19:12 +020049#define CONFIG_SYS_CLK_FREQ 66000000
50#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
51#else
52#define CONFIG_SYS_CLK_FREQ 33000000
53#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
54#endif
55#endif
56
57#define CONFIG_SYS_IMMR 0xE0000000
58
59#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
60#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
61#define CONFIG_SYS_MEMTEST_END 0x00100000
62
63/*
64 * DDR Setup
65 */
66#define CONFIG_DDR_ECC /* only for ECC DDR module */
67#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Reinhard Arlt63881352009-12-08 09:13:08 +010068#define CONFIG_SPD_EEPROM
69#define SPD_EEPROM_ADDRESS 0x54
70#define CONFIG_SYS_READ_SPD vme8349_read_spd
Reinhard Arlt46911792009-07-25 06:19:12 +020071#define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
72
73/*
74 * 32-bit data path mode.
75 *
76 * Please note that using this mode for devices with the real density of 64-bit
77 * effectively reduces the amount of available memory due to the effect of
78 * wrapping around while translating address to row/columns, for example in the
79 * 256MB module the upper 128MB get aliased with contents of the lower
80 * 128MB); normally this define should be used for devices with real 32-bit
81 * data path.
82 */
83#undef CONFIG_DDR_32BIT
84
85#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
87#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershbergercc03b802011-10-11 23:57:29 -050088#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
89 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Reinhard Arlt46911792009-07-25 06:19:12 +020090#define CONFIG_DDR_2T_TIMING
Joe Hershbergercc03b802011-10-11 23:57:29 -050091#define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \
92 | DDRCDR_ODT \
93 | DDRCDR_Q_DRN)
94 /* 0x80080001 */
Reinhard Arlt46911792009-07-25 06:19:12 +020095
96/*
Reinhard Arlt46911792009-07-25 06:19:12 +020097 * FLASH on the Local Bus
98 */
99#define CONFIG_SYS_FLASH_CFI
100#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Reinhard Arlt63881352009-12-08 09:13:08 +0100101#ifdef VME_CADDY2
102#define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
103#define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
104#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500105 BR_PS_16 | /* 16bit */ \
106 BR_MS_GPCM | /* MSEL = GPCM */ \
107 BR_V) /* valid */
Reinhard Arlt46911792009-07-25 06:19:12 +0200108
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500109#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
110 | OR_GPCM_XAM \
111 | OR_GPCM_CSNT \
112 | OR_GPCM_ACS_DIV2 \
113 | OR_GPCM_XACS \
114 | OR_GPCM_SCY_15 \
115 | OR_GPCM_TRLX_SET \
116 | OR_GPCM_EHTR_SET \
117 | OR_GPCM_EAD)
118 /* 0xffc06ff7 */
Reinhard Arlt63881352009-12-08 09:13:08 +0100119#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500120#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_4MB)
Reinhard Arlt63881352009-12-08 09:13:08 +0100121#else
122#define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
123#define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
Reinhard Arlt46911792009-07-25 06:19:12 +0200124#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500125 BR_PS_16 | /* 16bit */ \
126 BR_MS_GPCM | /* MSEL = GPCM */ \
127 BR_V) /* valid */
Reinhard Arlt46911792009-07-25 06:19:12 +0200128
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500129#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
130 | OR_GPCM_XAM \
131 | OR_GPCM_CSNT \
132 | OR_GPCM_ACS_DIV2 \
133 | OR_GPCM_XACS \
134 | OR_GPCM_SCY_15 \
135 | OR_GPCM_TRLX_SET \
136 | OR_GPCM_EHTR_SET \
137 | OR_GPCM_EAD)
138 /* 0xf8006ff7 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200139#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500140#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_128MB)
Reinhard Arlt63881352009-12-08 09:13:08 +0100141#endif
142/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Reinhard Arlt46911792009-07-25 06:19:12 +0200143
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500144#define CONFIG_SYS_WINDOW1_BASE 0xf0000000
145#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_WINDOW1_BASE \
146 | BR_PS_32 \
147 | BR_MS_GPCM \
148 | BR_V)
149 /* 0xF0001801 */
150#define CONFIG_SYS_OR1_PRELIM (OR_AM_256KB \
151 | OR_GPCM_SETA)
152 /* 0xfffc0208 */
153#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_WINDOW1_BASE
154#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_256KB)
Reinhard Arlt46911792009-07-25 06:19:12 +0200155
156#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
157#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
158
159#undef CONFIG_SYS_FLASH_CHECKSUM
160#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
161#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
162
Joe Hershbergerbeb83452011-10-11 23:57:27 -0500163#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Reinhard Arlt46911792009-07-25 06:19:12 +0200164
165#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
166#define CONFIG_SYS_RAMBOOT
167#else
Reinhard Arlt63881352009-12-08 09:13:08 +0100168#undef CONFIG_SYS_RAMBOOT
Reinhard Arlt46911792009-07-25 06:19:12 +0200169#endif
170
171#define CONFIG_SYS_INIT_RAM_LOCK 1
172#define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200173#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
Reinhard Arlt46911792009-07-25 06:19:12 +0200174
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200175#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200176 GENERATED_GBL_DATA_SIZE)
Reinhard Arlt46911792009-07-25 06:19:12 +0200177#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
178
179#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
Kim Phillips831d2f62012-06-30 18:29:20 -0500180#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Malloc size */
Reinhard Arlt46911792009-07-25 06:19:12 +0200181
182/*
183 * Local Bus LCRR and LBCR regs
Reinhard Arlt63881352009-12-08 09:13:08 +0100184 * LCRR: no DLL bypass, Clock divider is 4
Reinhard Arlt46911792009-07-25 06:19:12 +0200185 * External Local Bus rate is
186 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
187 */
Kim Phillips328040a2009-09-25 18:19:44 -0500188#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Reinhard Arlt46911792009-07-25 06:19:12 +0200189#define CONFIG_SYS_LBC_LBCR 0x00000000
190
191#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
192
193/*
194 * Serial Port
195 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200196#define CONFIG_SYS_NS16550_SERIAL
197#define CONFIG_SYS_NS16550_REG_SIZE 1
198#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
199
200#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerbeb83452011-10-11 23:57:27 -0500201 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Reinhard Arlt46911792009-07-25 06:19:12 +0200202
203#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
204#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
205
Reinhard Arlt46911792009-07-25 06:19:12 +0200206/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200207#define CONFIG_SYS_I2C
208#define CONFIG_SYS_I2C_FSL
209#define CONFIG_SYS_FSL_I2C_SPEED 400000
210#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
211#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
212#define CONFIG_SYS_FSL_I2C2_SPEED 400000
213#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
214#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
215#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Paul Gortmaker04684f72009-10-02 18:54:20 -0400216/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Reinhard Arlt46911792009-07-25 06:19:12 +0200217
218#define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
219
220/* TSEC */
221#define CONFIG_SYS_TSEC1_OFFSET 0x24000
222#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
223#define CONFIG_SYS_TSEC2_OFFSET 0x25000
224#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
225
226/*
227 * General PCI
228 * Addresses are mapped 1-1.
229 */
230#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
231#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
232#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
233#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
234#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
235#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
236#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
237#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
238#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
239
240#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
241#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
242#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
243#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
244#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
245#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
246#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
247#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
248#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
249
250#if defined(CONFIG_PCI)
251
252#define PCI_64BIT
253#define PCI_ONE_PCI1
254#if defined(PCI_64BIT)
255#undef PCI_ALL_PCI1
256#undef PCI_TWO_PCI1
257#undef PCI_ONE_PCI1
258#endif
259
Reinhard Arlt46911792009-07-25 06:19:12 +0200260#undef CONFIG_EEPRO100
261#undef CONFIG_TULIP
262
263#if !defined(CONFIG_PCI_PNP)
264 #define PCI_ENET0_IOADDR 0xFIXME
265 #define PCI_ENET0_MEMADDR 0xFIXME
266 #define PCI_IDSEL_NUMBER 0xFIXME
267#endif
268
Reinhard Arlt63881352009-12-08 09:13:08 +0100269#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
270#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
271
Reinhard Arlt46911792009-07-25 06:19:12 +0200272#endif /* CONFIG_PCI */
273
274/*
275 * TSEC configuration
276 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200277
278#if defined(CONFIG_TSEC_ENET)
Reinhard Arlt46911792009-07-25 06:19:12 +0200279
Reinhard Arlt63881352009-12-08 09:13:08 +0100280#define CONFIG_GMII /* MII PHY management */
Reinhard Arlt46911792009-07-25 06:19:12 +0200281#define CONFIG_TSEC1
282#define CONFIG_TSEC1_NAME "TSEC0"
283#define CONFIG_TSEC2
284#define CONFIG_TSEC2_NAME "TSEC1"
285#define CONFIG_PHY_M88E1111
286#define TSEC1_PHY_ADDR 0x08
287#define TSEC2_PHY_ADDR 0x10
288#define TSEC1_PHYIDX 0
289#define TSEC2_PHYIDX 0
290#define TSEC1_FLAGS TSEC_GIGABIT
291#define TSEC2_FLAGS TSEC_GIGABIT
292
293/* Options are: TSEC[0-1] */
294#define CONFIG_ETHPRIME "TSEC0"
295
296#endif /* CONFIG_TSEC_ENET */
297
298/*
299 * Environment
300 */
301#ifndef CONFIG_SYS_RAMBOOT
Reinhard Arlt46911792009-07-25 06:19:12 +0200302 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
303 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
304 #define CONFIG_ENV_SIZE 0x2000
305
306/* Address and size of Redundant Environment Sector */
307#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
308#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
309
310#else
Reinhard Arlt46911792009-07-25 06:19:12 +0200311 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
312 #define CONFIG_ENV_SIZE 0x2000
313#endif
314
315#define CONFIG_LOADS_ECHO /* echo on for serial download */
316#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
317
318/*
319 * BOOTP options
320 */
321#define CONFIG_BOOTP_BOOTFILESIZE
Reinhard Arlt46911792009-07-25 06:19:12 +0200322
323/*
324 * Command line configuration.
325 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200326#define CONFIG_SYS_RTC_BUS_NUM 0x01
327#define CONFIG_SYS_I2C_RTC_ADDR 0x32
328#define CONFIG_RTC_RX8025
Reinhard Arlt46911792009-07-25 06:19:12 +0200329
Reinhard Arlt46911792009-07-25 06:19:12 +0200330/* Pass Ethernet MAC to VxWorks */
331#define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
332
333#undef CONFIG_WATCHDOG /* watchdog disabled */
334
335/*
336 * Miscellaneous configurable options
337 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200338#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Reinhard Arlt46911792009-07-25 06:19:12 +0200339
Reinhard Arlt46911792009-07-25 06:19:12 +0200340/*
341 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700342 * have to be in the first 256 MB of memory, since this is
Reinhard Arlt46911792009-07-25 06:19:12 +0200343 * the maximum mapped by the Linux kernel during initialization.
344 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700345#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
Reinhard Arlt46911792009-07-25 06:19:12 +0200346
347#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
348
349#define CONFIG_SYS_HRCW_LOW (\
350 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
351 HRCWL_DDR_TO_SCB_CLK_1X1 |\
352 HRCWL_CSB_TO_CLKIN |\
353 HRCWL_VCO_1X2 |\
354 HRCWL_CORE_TO_CSB_2X1)
355
356#if defined(PCI_64BIT)
357#define CONFIG_SYS_HRCW_HIGH (\
358 HRCWH_PCI_HOST |\
359 HRCWH_64_BIT_PCI |\
360 HRCWH_PCI1_ARBITER_ENABLE |\
361 HRCWH_PCI2_ARBITER_DISABLE |\
362 HRCWH_CORE_ENABLE |\
363 HRCWH_FROM_0X00000100 |\
364 HRCWH_BOOTSEQ_DISABLE |\
365 HRCWH_SW_WATCHDOG_DISABLE |\
366 HRCWH_ROM_LOC_LOCAL_16BIT |\
367 HRCWH_TSEC1M_IN_GMII |\
368 HRCWH_TSEC2M_IN_GMII)
369#else
370#define CONFIG_SYS_HRCW_HIGH (\
371 HRCWH_PCI_HOST |\
372 HRCWH_32_BIT_PCI |\
373 HRCWH_PCI1_ARBITER_ENABLE |\
374 HRCWH_PCI2_ARBITER_ENABLE |\
375 HRCWH_CORE_ENABLE |\
376 HRCWH_FROM_0X00000100 |\
377 HRCWH_BOOTSEQ_DISABLE |\
378 HRCWH_SW_WATCHDOG_DISABLE |\
379 HRCWH_ROM_LOC_LOCAL_16BIT |\
380 HRCWH_TSEC1M_IN_GMII |\
381 HRCWH_TSEC2M_IN_GMII)
382#endif
383
384/* System IO Config */
385#define CONFIG_SYS_SICRH 0
386#define CONFIG_SYS_SICRL SICRL_LDP_A
387
388#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500389#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
390 HID0_ENABLE_INSTRUCTION_CACHE)
Reinhard Arlt46911792009-07-25 06:19:12 +0200391
392#define CONFIG_SYS_HID2 HID2_HBE
393
394#define CONFIG_SYS_GPIO1_PRELIM
395#define CONFIG_SYS_GPIO1_DIR 0x00100000
396#define CONFIG_SYS_GPIO1_DAT 0x00100000
397
398#define CONFIG_SYS_GPIO2_PRELIM
399#define CONFIG_SYS_GPIO2_DIR 0x78900000
400#define CONFIG_SYS_GPIO2_DAT 0x70100000
401
402#define CONFIG_HIGH_BATS /* High BATs supported */
403
404/* DDR @ 0x00000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500405#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
Reinhard Arlt46911792009-07-25 06:19:12 +0200406 BATL_MEMCOHERENCE)
407#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
408 BATU_VS | BATU_VP)
409
410/* PCI @ 0x80000000 */
411#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000412#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500413#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | \
Reinhard Arlt46911792009-07-25 06:19:12 +0200414 BATL_MEMCOHERENCE)
415#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
416 BATU_VS | BATU_VP)
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500417#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_RW | \
Reinhard Arlt46911792009-07-25 06:19:12 +0200418 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
419#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
420 BATU_VS | BATU_VP)
421#else
422#define CONFIG_SYS_IBAT1L (0)
423#define CONFIG_SYS_IBAT1U (0)
424#define CONFIG_SYS_IBAT2L (0)
425#define CONFIG_SYS_IBAT2U (0)
426#endif
427
428#ifdef CONFIG_MPC83XX_PCI2
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500429#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_RW | \
Reinhard Arlt46911792009-07-25 06:19:12 +0200430 BATL_MEMCOHERENCE)
431#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
432 BATU_VS | BATU_VP)
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500433#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_RW | \
Reinhard Arlt46911792009-07-25 06:19:12 +0200434 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
435#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
436 BATU_VS | BATU_VP)
437#else
438#define CONFIG_SYS_IBAT3L (0)
439#define CONFIG_SYS_IBAT3U (0)
440#define CONFIG_SYS_IBAT4L (0)
441#define CONFIG_SYS_IBAT4U (0)
442#endif
443
444/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500445#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_RW | \
Reinhard Arlt46911792009-07-25 06:19:12 +0200446 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
447#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
448 BATU_VS | BATU_VP)
449
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500450#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_MEMCOHERENCE)
Reinhard Arlt46911792009-07-25 06:19:12 +0200451#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
452
453#if (CONFIG_SYS_DDR_SIZE == 512)
454#define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500455 BATL_PP_RW | BATL_MEMCOHERENCE)
Reinhard Arlt46911792009-07-25 06:19:12 +0200456#define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
457 BATU_BL_256M | BATU_VS | BATU_VP)
458#else
459#define CONFIG_SYS_IBAT7L (0)
460#define CONFIG_SYS_IBAT7U (0)
461#endif
462
463#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
464#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
465#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
466#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
467#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
468#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
469#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
470#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
471#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
472#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
473#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
474#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
475#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
476#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
477#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
478#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
479
Reinhard Arlt46911792009-07-25 06:19:12 +0200480#if defined(CONFIG_CMD_KGDB)
481#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Reinhard Arlt46911792009-07-25 06:19:12 +0200482#endif
483
484/*
485 * Environment Configuration
486 */
487#define CONFIG_ENV_OVERWRITE
488
489#if defined(CONFIG_TSEC_ENET)
490#define CONFIG_HAS_ETH0
491#define CONFIG_HAS_ETH1
492#endif
493
Mario Six790d8442018-03-28 14:38:20 +0200494#define CONFIG_HOSTNAME "VME8349"
Joe Hershberger257ff782011-10-13 13:03:47 +0000495#define CONFIG_ROOTPATH "/tftpboot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000496#define CONFIG_BOOTFILE "uImage"
Reinhard Arlt46911792009-07-25 06:19:12 +0200497
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500498#define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
Reinhard Arlt46911792009-07-25 06:19:12 +0200499
Reinhard Arlt46911792009-07-25 06:19:12 +0200500#define CONFIG_EXTRA_ENV_SETTINGS \
501 "netdev=eth0\0" \
502 "hostname=vme8349\0" \
503 "nfsargs=setenv bootargs root=/dev/nfs rw " \
504 "nfsroot=${serverip}:${rootpath}\0" \
505 "ramargs=setenv bootargs root=/dev/ram rw\0" \
506 "addip=setenv bootargs ${bootargs} " \
507 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
508 ":${hostname}:${netdev}:off panic=1\0" \
509 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
510 "flash_nfs=run nfsargs addip addtty;" \
511 "bootm ${kernel_addr}\0" \
512 "flash_self=run ramargs addip addtty;" \
513 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
514 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
515 "bootm\0" \
516 "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
517 "update=protect off fff00000 fff3ffff; " \
518 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
519 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500520 "fdtaddr=780000\0" \
Reinhard Arlt46911792009-07-25 06:19:12 +0200521 "fdtfile=vme8349.dtb\0" \
522 ""
523
Joe Hershbergerbeb83452011-10-11 23:57:27 -0500524#define CONFIG_NFSBOOTCOMMAND \
525 "setenv bootargs root=/dev/nfs rw " \
526 "nfsroot=$serverip:$rootpath " \
527 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
528 "$netdev:off " \
529 "console=$consoledev,$baudrate $othbootargs;" \
530 "tftp $loadaddr $bootfile;" \
531 "tftp $fdtaddr $fdtfile;" \
532 "bootm $loadaddr - $fdtaddr"
Reinhard Arlt46911792009-07-25 06:19:12 +0200533
534#define CONFIG_RAMBOOTCOMMAND \
Joe Hershbergerbeb83452011-10-11 23:57:27 -0500535 "setenv bootargs root=/dev/ram rw " \
536 "console=$consoledev,$baudrate $othbootargs;" \
537 "tftp $ramdiskaddr $ramdiskfile;" \
538 "tftp $loadaddr $bootfile;" \
539 "tftp $fdtaddr $fdtfile;" \
540 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Reinhard Arlt46911792009-07-25 06:19:12 +0200541
542#define CONFIG_BOOTCOMMAND "run flash_self"
543
Reinhard Arlt63881352009-12-08 09:13:08 +0100544#ifndef __ASSEMBLY__
545int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
546 unsigned char *buffer, int len);
547#endif
548
Reinhard Arlt46911792009-07-25 06:19:12 +0200549#endif /* __CONFIG_H */