blob: 93cc183a5b4794b884f60584f501647cbe99d8d0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bo Shen58258bd2014-11-10 15:46:22 +08002/*
3 * Copyright (C) 2014 Atmel
4 * Bo Shen <voice.shen@atmel.com>
Bo Shen58258bd2014-11-10 15:46:22 +08005 */
6
7#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Bo Shen58258bd2014-11-10 15:46:22 +08009#include <asm/io.h>
10#include <asm/arch/at91_common.h>
Bo Shen58258bd2014-11-10 15:46:22 +080011#include <asm/arch/at91_rstc.h>
Bo Shene47c0072014-12-15 13:24:39 +080012#include <asm/arch/atmel_mpddrc.h>
Bo Shen58258bd2014-11-10 15:46:22 +080013#include <asm/arch/gpio.h>
14#include <asm/arch/clk.h>
15#include <asm/arch/sama5d3_smc.h>
16#include <asm/arch/sama5d4.h>
Wenyou Yang4d8b3212017-04-13 10:31:18 +080017#include <debug_uart.h>
Bo Shen58258bd2014-11-10 15:46:22 +080018
19DECLARE_GLOBAL_DATA_PTR;
20
Eugen Hristevf48c87c2018-09-18 10:35:47 +030021extern void at91_pda_detect(void);
22
Bo Shen58258bd2014-11-10 15:46:22 +080023#ifdef CONFIG_NAND_ATMEL
24static void sama5d4_xplained_nand_hw_init(void)
25{
26 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
27
28 at91_periph_clk_enable(ATMEL_ID_SMC);
29
30 /* Configure SMC CS3 for NAND */
31 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
32 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
33 &smc->cs[3].setup);
34 writel(AT91_SMC_PULSE_NWE(2) | AT91_SMC_PULSE_NCS_WR(3) |
35 AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(3),
36 &smc->cs[3].pulse);
37 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
38 &smc->cs[3].cycle);
39 writel(AT91_SMC_TIMINGS_TCLR(2) | AT91_SMC_TIMINGS_TADL(7) |
40 AT91_SMC_TIMINGS_TAR(2) | AT91_SMC_TIMINGS_TRR(3) |
41 AT91_SMC_TIMINGS_TWB(7) | AT91_SMC_TIMINGS_RBNSEL(3)|
42 AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
43 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
44 AT91_SMC_MODE_EXNW_DISABLE |
45 AT91_SMC_MODE_DBW_8 |
46 AT91_SMC_MODE_TDF_CYCLE(3),
47 &smc->cs[3].mode);
48
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080049 at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0); /* D0 */
50 at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0); /* D1 */
51 at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0); /* D2 */
52 at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0); /* D3 */
53 at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0); /* D4 */
54 at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0); /* D5 */
55 at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0); /* D6 */
56 at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0); /* D7 */
57 at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0); /* RE */
58 at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0); /* WE */
59 at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 1); /* NCS */
60 at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 1); /* RDY */
61 at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 1); /* ALE */
62 at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 1); /* CLE */
Bo Shen58258bd2014-11-10 15:46:22 +080063}
64#endif
65
66#ifdef CONFIG_CMD_USB
67static void sama5d4_xplained_usb_hw_init(void)
68{
69 at91_set_pio_output(AT91_PIO_PORTE, 11, 1);
70 at91_set_pio_output(AT91_PIO_PORTE, 14, 1);
71}
72#endif
73
Wenyou Yang426691e2017-09-18 15:26:00 +080074#ifdef CONFIG_BOARD_LATE_INIT
75int board_late_init(void)
Bo Shen58258bd2014-11-10 15:46:22 +080076{
Eugen Hristevf48c87c2018-09-18 10:35:47 +030077 at91_pda_detect();
Wenyou Yang426691e2017-09-18 15:26:00 +080078#ifdef CONFIG_DM_VIDEO
79 at91_video_show_board_info();
Bo Shen58258bd2014-11-10 15:46:22 +080080#endif
Wenyou Yang426691e2017-09-18 15:26:00 +080081 return 0;
Bo Shen58258bd2014-11-10 15:46:22 +080082}
Wenyou Yang426691e2017-09-18 15:26:00 +080083#endif
Bo Shen58258bd2014-11-10 15:46:22 +080084
Wenyou Yang4d8b3212017-04-13 10:31:18 +080085#ifdef CONFIG_DEBUG_UART_BOARD_INIT
Bo Shen58258bd2014-11-10 15:46:22 +080086static void sama5d4_xplained_serial3_hw_init(void)
87{
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080088 at91_pio3_set_b_periph(AT91_PIO_PORTE, 17, 1); /* TXD3 */
89 at91_pio3_set_b_periph(AT91_PIO_PORTE, 16, 0); /* RXD3 */
Bo Shen58258bd2014-11-10 15:46:22 +080090
91 /* Enable clock */
92 at91_periph_clk_enable(ATMEL_ID_USART3);
93}
94
Wenyou Yang4d8b3212017-04-13 10:31:18 +080095void board_debug_uart_init(void)
Bo Shen58258bd2014-11-10 15:46:22 +080096{
Bo Shen58258bd2014-11-10 15:46:22 +080097 sama5d4_xplained_serial3_hw_init();
Wenyou Yang4d8b3212017-04-13 10:31:18 +080098}
99#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800100
Wenyou Yang4d8b3212017-04-13 10:31:18 +0800101#ifdef CONFIG_BOARD_EARLY_INIT_F
102int board_early_init_f(void)
103{
104#ifdef CONFIG_DEBUG_UART
105 debug_uart_init();
106#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800107 return 0;
108}
Wenyou Yang4d8b3212017-04-13 10:31:18 +0800109#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800110
Wenyou Yang16b26b02017-09-01 16:26:18 +0800111#define AT24MAC_MAC_OFFSET 0x9a
112
113#ifdef CONFIG_MISC_INIT_R
114int misc_init_r(void)
115{
116#ifdef CONFIG_I2C_EEPROM
117 at91_set_ethaddr(AT24MAC_MAC_OFFSET);
118#endif
119 return 0;
120}
121#endif
122
Bo Shen58258bd2014-11-10 15:46:22 +0800123int board_init(void)
124{
125 /* adress of boot parameters */
126 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
127
Bo Shen58258bd2014-11-10 15:46:22 +0800128#ifdef CONFIG_NAND_ATMEL
129 sama5d4_xplained_nand_hw_init();
130#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800131#ifdef CONFIG_CMD_USB
132 sama5d4_xplained_usb_hw_init();
133#endif
134
135 return 0;
136}
137
138int dram_init(void)
139{
140 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
141 CONFIG_SYS_SDRAM_SIZE);
142 return 0;
143}
144
Bo Shene47c0072014-12-15 13:24:39 +0800145/* SPL */
146#ifdef CONFIG_SPL_BUILD
147void spl_board_init(void)
148{
Wenyou Yange035ea72017-09-14 11:07:44 +0800149#if CONFIG_NAND_BOOT
Bo Shene47c0072014-12-15 13:24:39 +0800150 sama5d4_xplained_nand_hw_init();
Bo Shene47c0072014-12-15 13:24:39 +0800151#endif
152}
153
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800154static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
Bo Shene47c0072014-12-15 13:24:39 +0800155{
156 ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
157
158 ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
159 ATMEL_MPDDRC_CR_NR_ROW_14 |
160 ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
161 ATMEL_MPDDRC_CR_NB_8BANKS |
162 ATMEL_MPDDRC_CR_NDQS_DISABLED |
163 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
164 ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
165
166 ddr2->rtr = 0x2b0;
167
168 ddr2->tpr0 = (8 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
169 3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
170 3 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
171 10 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
172 3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
173 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
174 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
175 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
176
177 ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
178 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
179 25 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
180 23 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
181
182 ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
183 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
184 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
185 2 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
186 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
187}
188
189void mem_init(void)
190{
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800191 struct atmel_mpddrc_config ddr2;
Bo Shene47c0072014-12-15 13:24:39 +0800192
193 ddr2_conf(&ddr2);
194
Wenyou Yang78f89762016-02-03 10:16:50 +0800195 /* Enable MPDDR clock */
Bo Shene47c0072014-12-15 13:24:39 +0800196 at91_periph_clk_enable(ATMEL_ID_MPDDRC);
Wenyou Yang78f89762016-02-03 10:16:50 +0800197 at91_system_clk_enable(AT91_PMC_DDR);
Bo Shene47c0072014-12-15 13:24:39 +0800198
199 /* DDRAM2 Controller initialize */
Erik van Luijk59d780a2015-08-13 15:43:18 +0200200 ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
Bo Shene47c0072014-12-15 13:24:39 +0800201}
202
203void at91_pmc_init(void)
204{
Bo Shene47c0072014-12-15 13:24:39 +0800205 u32 tmp;
206
207 tmp = AT91_PMC_PLLAR_29 |
208 AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
209 AT91_PMC_PLLXR_MUL(87) |
210 AT91_PMC_PLLXR_DIV(1);
211 at91_plla_init(tmp);
212
Wenyou Yang5265b1e2016-02-02 12:46:14 +0800213 at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x0));
Bo Shene47c0072014-12-15 13:24:39 +0800214
215 tmp = AT91_PMC_MCKR_H32MXDIV |
216 AT91_PMC_MCKR_PLLADIV_2 |
217 AT91_PMC_MCKR_MDIV_3 |
218 AT91_PMC_MCKR_CSS_PLLA;
219 at91_mck_init(tmp);
220}
221#endif