blob: 0bdf52eb684a775987eb21da5251231cf43c7d34 [file] [log] [blame]
Stefano Babic1f76ac12011-11-30 23:56:52 +00001/*
2 * Copyright (C) 2011
3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4 *
5 * Copyright (C) 2009 TechNexion Ltd.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefano Babic1f76ac12011-11-30 23:56:52 +00008 */
9
10#ifndef __TAM3517_H
11#define __TAM3517_H
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_OMAP /* in a TI OMAP core */
Marek Vasutaede1882012-07-21 05:02:23 +000017#define CONFIG_OMAP_GPIO
Stefano Babic1f76ac12011-11-30 23:56:52 +000018
19#define CONFIG_SYS_TEXT_BASE 0x80008000
20
Stefano Babic1f76ac12011-11-30 23:56:52 +000021#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
22
23#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050024#include <asm/arch/omap.h>
Stefano Babic1f76ac12011-11-30 23:56:52 +000025
Stefano Babic1f76ac12011-11-30 23:56:52 +000026/* Clock Defines */
27#define V_OSCK 26000000 /* Clock output from T2 */
28#define V_SCLK (V_OSCK >> 1)
29
Stefano Babic1f76ac12011-11-30 23:56:52 +000030#define CONFIG_MISC_INIT_R
31
32#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
33#define CONFIG_SETUP_MEMORY_TAGS
34#define CONFIG_INITRD_TAG
35#define CONFIG_REVISION_TAG
36
37/*
38 * Size of malloc() pool
39 */
40#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
41#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \
42 2 * 1024 * 1024)
43/*
44 * DDR related
45 */
46#define CONFIG_OMAP3_MICRON_DDR /* Micron DDR */
47#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
48
49/*
50 * Hardware drivers
51 */
52
53/*
54 * NS16550 Configuration
55 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000056#define CONFIG_SYS_NS16550_SERIAL
57#define CONFIG_SYS_NS16550_REG_SIZE (-4)
58#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
59
60/*
61 * select serial console configuration
62 */
63#define CONFIG_CONS_INDEX 1
64#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
65#define CONFIG_SERIAL1 /* UART1 */
66
67/* allow to overwrite serial and ethaddr */
68#define CONFIG_ENV_OVERWRITE
Stefano Babic1f76ac12011-11-30 23:56:52 +000069#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
70 115200}
Stefano Babic1f76ac12011-11-30 23:56:52 +000071/* EHCI */
72#define CONFIG_OMAP3_GPIO_5
73#define CONFIG_USB_EHCI
74#define CONFIG_USB_EHCI_OMAP
75#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25
76#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
Stefano Babic1f76ac12011-11-30 23:56:52 +000077
Stefano Babic1f76ac12011-11-30 23:56:52 +000078/* commands to include */
Stefano Babic1f76ac12011-11-30 23:56:52 +000079#define CONFIG_CMD_NAND /* NAND support */
Stefano Babicf39fd592012-08-29 01:21:59 +000080#define CONFIG_CMD_EEPROM
Stefano Babic1f76ac12011-11-30 23:56:52 +000081
Heiko Schocherf53f2b82013-10-22 11:03:18 +020082#define CONFIG_SYS_I2C
83#define CONFIG_SYS_OMAP24_I2C_SPEED 400000
84#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
85#define CONFIG_SYS_I2C_OMAP34XX
Stefano Babicf39fd592012-08-29 01:21:59 +000086#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
87#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
88#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
Stefano Babic1f76ac12011-11-30 23:56:52 +000089
90/*
91 * Board NAND Info.
92 */
93#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
94 /* to access */
95 /* nand at CS0 */
96
97#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
98 /* NAND devices */
Stefano Babic1f76ac12011-11-30 23:56:52 +000099
100#define CONFIG_AUTO_COMPLETE
101
102/*
103 * Miscellaneous configurable options
104 */
105#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000106#define CONFIG_CMDLINE_EDITING
107#define CONFIG_AUTO_COMPLETE
108#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
109
110/* Print Buffer Size */
111#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
112 sizeof(CONFIG_SYS_PROMPT) + 16)
113#define CONFIG_SYS_MAXARGS 32 /* max number of command */
114 /* args */
115/* Boot Argument Buffer Size */
116#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
117/* memtest works on */
118#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
119#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
120 0x01F00000) /* 31MB */
121
122#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
123 /* address */
124
125/*
126 * AM3517 has 12 GP timers, they can be driven by the system clock
127 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
128 * This rate is divided by a local divisor.
129 */
130#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
131#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000132
133/*
Stefano Babic1f76ac12011-11-30 23:56:52 +0000134 * Physical Memory Map
135 */
136#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
137#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Stefano Babic1f76ac12011-11-30 23:56:52 +0000138#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
139
140/*
141 * FLASH and environment organization
142 */
143
144/* **** PISMO SUPPORT *** */
Jeroen Hofsteea22b9a52014-05-31 17:08:30 +0200145#define CONFIG_NAND
Stefano Babic1f76ac12011-11-30 23:56:52 +0000146#define CONFIG_NAND_OMAP_GPMC
Stefano Babic1f76ac12011-11-30 23:56:52 +0000147#define CONFIG_ENV_IS_IN_NAND
148#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
149
150/* Redundant Environment */
151#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
152#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
153#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
154#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
155 2 * CONFIG_SYS_ENV_SECT_SIZE)
156#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
157
158#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
159#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
160#define CONFIG_SYS_INIT_RAM_SIZE 0x800
161#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
162 CONFIG_SYS_INIT_RAM_SIZE - \
163 GENERATED_GBL_DATA_SIZE)
164
165/*
166 * ethernet support, EMAC
167 *
168 */
169#define CONFIG_DRIVER_TI_EMAC
170#define CONFIG_DRIVER_TI_EMAC_USE_RMII
171#define CONFIG_MII
Stefano Babic1f76ac12011-11-30 23:56:52 +0000172#define CONFIG_BOOTP_DNS
173#define CONFIG_BOOTP_DNS2
174#define CONFIG_BOOTP_SEND_HOSTNAME
175#define CONFIG_NET_RETRY_COUNT 10
Stefano Babic1f76ac12011-11-30 23:56:52 +0000176
177/* Defines for SPL */
Tom Rini28591df2012-08-13 12:03:19 -0700178#define CONFIG_SPL_FRAMEWORK
Tom Rini9e0c2602012-08-14 12:26:08 -0700179#define CONFIG_SPL_BOARD_INIT
Stefano Babic1f76ac12011-11-30 23:56:52 +0000180#define CONFIG_SPL_CONSOLE
181#define CONFIG_SPL_NAND_SIMPLE
Jeroen Hofstee64407af2013-12-21 18:03:09 +0100182#define CONFIG_SPL_NAND_SOFTECC
Stefano Babic1f76ac12011-11-30 23:56:52 +0000183#define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */
184
Scott Woodc352a0c2012-09-20 19:09:07 -0500185#define CONFIG_SPL_NAND_BASE
186#define CONFIG_SPL_NAND_DRIVERS
187#define CONFIG_SPL_NAND_ECC
Tom Rini28eec372016-11-07 21:34:54 -0500188#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Stefano Babic1f76ac12011-11-30 23:56:52 +0000189
190#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinicfff4aa2016-08-26 13:30:43 -0400191#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
192 CONFIG_SPL_TEXT_BASE)
Stefano Babice0faf3c2016-06-14 09:13:37 +0200193#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
Stefano Babic1f76ac12011-11-30 23:56:52 +0000194
195#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
196#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
197#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
198#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
199
Stefano Babice0faf3c2016-06-14 09:13:37 +0200200#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
201#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
202
203/* FAT */
204#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
205#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
206
207/* RAW SD card / eMMC */
208#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x900 /* address 0x120000 */
209#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x80 /* address 0x10000 */
210#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0x80 /* 64KiB */
211
Stefano Babic1f76ac12011-11-30 23:56:52 +0000212/* NAND boot config */
Stefano Babic0cd41182015-07-26 15:18:15 +0200213#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Stefano Babic1f76ac12011-11-30 23:56:52 +0000214#define CONFIG_SYS_NAND_PAGE_COUNT 64
215#define CONFIG_SYS_NAND_PAGE_SIZE 2048
216#define CONFIG_SYS_NAND_OOBSIZE 64
217#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
218#define CONFIG_SYS_NAND_5_ADDR_CYCLE
219#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
220#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
221 48, 49, 50, 51, 52, 53, 54, 55,\
222 56, 57, 58, 59, 60, 61, 62, 63}
223#define CONFIG_SYS_NAND_ECCSIZE 256
224#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530225#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Jeroen Hofstee6bd1ecf2015-05-30 10:11:25 +0200226#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Stefano Babic1f76ac12011-11-30 23:56:52 +0000227
Stefano Babic1f76ac12011-11-30 23:56:52 +0000228#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
229
230#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
231#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
232
Stefano Babic1f76ac12011-11-30 23:56:52 +0000233#define CONFIG_CMD_UBIFS
234#define CONFIG_RBTREE
235#define CONFIG_LZO
236#define CONFIG_MTD_PARTITIONS
237#define CONFIG_MTD_DEVICE
238#define CONFIG_CMD_MTDPARTS
239
240/* Setup MTD for NAND on the SOM */
241#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
242#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
Stefano Babic18db74a2012-02-07 23:29:34 +0000243 "1m(u-boot),256k(env1)," \
244 "256k(env2),6m(kernel),-(rootfs)"
Stefano Babic1f76ac12011-11-30 23:56:52 +0000245
Stefano Babic1f76ac12011-11-30 23:56:52 +0000246#define CONFIG_TAM3517_SETTINGS \
247 "netdev=eth0\0" \
248 "nandargs=setenv bootargs root=${nandroot} " \
249 "rootfstype=${nandrootfstype}\0" \
250 "nfsargs=setenv bootargs root=/dev/nfs rw " \
251 "nfsroot=${serverip}:${rootpath}\0" \
252 "ramargs=setenv bootargs root=/dev/ram rw\0" \
253 "addip_sta=setenv bootargs ${bootargs} " \
254 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
255 ":${hostname}:${netdev}:off panic=1\0" \
256 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
257 "addip=if test -n ${ipdyn};then run addip_dyn;" \
258 "else run addip_sta;fi\0" \
259 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
260 "addtty=setenv bootargs ${bootargs}" \
261 " console=ttyO0,${baudrate}\0" \
262 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
263 "loadaddr=82000000\0" \
264 "kernel_addr_r=82000000\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200265 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
266 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000267 "flash_self=run ramargs addip addtty addmtd addmisc;" \
268 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
269 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
270 "bootm ${kernel_addr}\0" \
271 "nandboot=run nandargs addip addtty addmtd addmisc;" \
272 "nand read ${kernel_addr_r} kernel\0" \
273 "bootm ${kernel_addr_r}\0" \
274 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
275 "run nfsargs addip addtty addmtd addmisc;" \
276 "bootm ${kernel_addr_r}\0" \
277 "net_self=if run net_self_load;then " \
278 "run ramargs addip addtty addmtd addmisc;" \
279 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
280 "else echo Images not loades;fi\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200281 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000282 "load=tftp ${loadaddr} ${u-boot}\0" \
283 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200284 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000285 "uboot_addr=0x80000\0" \
286 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
287 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
288 "updatemlo=nandecc hw;nand erase 0 20000;" \
289 "nand write ${loadaddr} 0 20000\0" \
290 "upd=if run load;then echo Updating u-boot;if run update;" \
291 "then echo U-Boot updated;" \
292 "else echo Error updating u-boot !;" \
293 "echo Board without bootloader !!;" \
294 "fi;" \
295 "else echo U-Boot not downloaded..exiting;fi\0" \
296
Stefano Babicf39fd592012-08-29 01:21:59 +0000297/*
298 * this is common code for all TAM3517 boards.
299 * MAC address is stored from manufacturer in
300 * I2C EEPROM
301 */
302#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
Stefano Babicf39fd592012-08-29 01:21:59 +0000303/*
304 * The I2C EEPROM on the TAM3517 contains
305 * mac address and production data
306 */
307struct tam3517_module_info {
308 char customer[48];
309 char product[48];
310
311 /*
312 * bit 0~47 : sequence number
313 * bit 48~55 : week of year, from 0.
314 * bit 56~63 : year
315 */
316 unsigned long long sequence_number;
317
318 /*
319 * bit 0~7 : revision fixed
320 * bit 8~15 : revision major
321 * bit 16~31 : TNxxx
322 */
323 unsigned int revision;
324 unsigned char eth_addr[4][8];
325 unsigned char _rev[100];
326};
327
Stefano Babic0a152e62012-11-23 05:19:25 +0000328#define TAM3517_READ_EEPROM(info, ret) \
329do { \
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200330 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000331 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \
Stefano Babic0a152e62012-11-23 05:19:25 +0000332 (void *)info, sizeof(*info))) \
333 ret = 1; \
334 else \
335 ret = 0; \
336} while (0)
337
338#define TAM3517_READ_MAC_FROM_EEPROM(info) \
339do { \
340 char buf[80], ethname[20]; \
341 int i; \
Stefano Babicf39fd592012-08-29 01:21:59 +0000342 memset(buf, 0, sizeof(buf)); \
Stefano Babic0a152e62012-11-23 05:19:25 +0000343 for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \
Stefano Babicf39fd592012-08-29 01:21:59 +0000344 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \
Stefano Babic0a152e62012-11-23 05:19:25 +0000345 (info)->eth_addr[i][5], \
346 (info)->eth_addr[i][4], \
347 (info)->eth_addr[i][3], \
348 (info)->eth_addr[i][2], \
349 (info)->eth_addr[i][1], \
350 (info)->eth_addr[i][0]); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000351 \
352 if (i) \
353 sprintf(ethname, "eth%daddr", i); \
354 else \
Ben Whitten34fd6c92015-12-30 13:05:58 +0000355 strcpy(ethname, "ethaddr"); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000356 printf("Setting %s from EEPROM with %s\n", ethname, buf);\
357 setenv(ethname, buf); \
358 } \
359} while (0)
Stefano Babic0a152e62012-11-23 05:19:25 +0000360
361/* The following macros are taken from Technexion's documentation */
362#define TAM3517_sequence_number(info) \
363 ((info)->sequence_number % 0x1000000000000LL)
364#define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100)
365#define TAM3517_year(info) ((info)->sequence_number >> 56)
366#define TAM3517_revision_fixed(info) ((info)->revision % 0x100)
367#define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100)
368#define TAM3517_revision_tn(info) ((info)->revision >> 16)
369
370#define TAM3517_PRINT_SOM_INFO(info) \
371do { \
372 printf("Vendor:%s\n", (info)->customer); \
373 printf("SOM: %s\n", (info)->product); \
374 printf("SeqNr: %02llu%02llu%012llu\n", \
375 TAM3517_year(info), \
376 TAM3517_week_of_year(info), \
377 TAM3517_sequence_number(info)); \
378 printf("Rev: TN%u %u.%u\n", \
379 TAM3517_revision_tn(info), \
380 TAM3517_revision_major(info), \
381 TAM3517_revision_fixed(info)); \
382} while (0)
383
Stefano Babicf39fd592012-08-29 01:21:59 +0000384#endif
385
Stefano Babic1f76ac12011-11-30 23:56:52 +0000386#endif /* __TAM3517_H */