blob: b39ed8a123779f2b6de7b61605bc1f7a24d81299 [file] [log] [blame]
wdenk7eaacc52003-08-29 22:00:43 +00001/*
2 * armboot - Startup Code for ARM926EJS CPU-core
3 *
4 * Copyright (c) 2003 Texas Instruments
5 *
wdenke3a06802004-06-06 23:13:55 +00006 * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
wdenk7eaacc52003-08-29 22:00:43 +00007 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02008 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
9 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +020010 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenk7eaacc52003-08-29 22:00:43 +000011 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
12 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
Albert ARIBAUD340983d2011-04-22 19:41:02 +020013 * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
wdenk7eaacc52003-08-29 22:00:43 +000014 *
15 * See file CREDITS for list of people who contributed to this
16 * project.
17 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License as
20 * published by the Free Software Foundation; either version 2 of
21 * the License, or (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * MA 02111-1307 USA
32 */
33
Wolfgang Denk0191e472010-10-26 14:34:52 +020034#include <asm-offsets.h>
wdenk7eaacc52003-08-29 22:00:43 +000035#include <config.h>
Wolfgang Denk66e8d442009-07-24 00:17:48 +020036#include <common.h>
wdenk7eaacc52003-08-29 22:00:43 +000037#include <version.h>
38
39#if defined(CONFIG_OMAP1610)
40#include <./configs/omap1510.h>
wdenke3a06802004-06-06 23:13:55 +000041#elif defined(CONFIG_OMAP730)
42#include <./configs/omap730.h>
wdenk7eaacc52003-08-29 22:00:43 +000043#endif
44
45/*
46 *************************************************************************
47 *
48 * Jump vector table as in table 3.1 in [1]
49 *
50 *************************************************************************
51 */
52
53
Heiko Schocherf49e9442011-09-14 19:59:37 +000054#ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
wdenk7eaacc52003-08-29 22:00:43 +000055.globl _start
56_start:
Heiko Schocherf49e9442011-09-14 19:59:37 +000057.globl _NOR_BOOT_CFG
58_NOR_BOOT_CFG:
59 .word CONFIG_SYS_DV_NOR_BOOT_CFG
60 b reset
61#else
62.globl _start
63_start:
wdenk7eaacc52003-08-29 22:00:43 +000064 b reset
Heiko Schocherf49e9442011-09-14 19:59:37 +000065#endif
Aneesh V552a3192011-07-13 05:11:07 +000066#ifdef CONFIG_SPL_BUILD
John Rigbya9f3cf52010-01-25 23:12:52 -070067/* No exception handlers in preloader */
68 ldr pc, _hang
69 ldr pc, _hang
70 ldr pc, _hang
71 ldr pc, _hang
72 ldr pc, _hang
73 ldr pc, _hang
74 ldr pc, _hang
75
76_hang:
77 .word do_hang
78/* pad to 64 byte boundary */
79 .word 0x12345678
80 .word 0x12345678
81 .word 0x12345678
82 .word 0x12345678
83 .word 0x12345678
84 .word 0x12345678
85 .word 0x12345678
86#else
wdenk7eaacc52003-08-29 22:00:43 +000087 ldr pc, _undefined_instruction
88 ldr pc, _software_interrupt
89 ldr pc, _prefetch_abort
90 ldr pc, _data_abort
91 ldr pc, _not_used
92 ldr pc, _irq
93 ldr pc, _fiq
94
95_undefined_instruction:
96 .word undefined_instruction
97_software_interrupt:
98 .word software_interrupt
99_prefetch_abort:
100 .word prefetch_abort
101_data_abort:
102 .word data_abort
103_not_used:
104 .word not_used
105_irq:
106 .word irq
107_fiq:
108 .word fiq
109
Aneesh V552a3192011-07-13 05:11:07 +0000110#endif /* CONFIG_SPL_BUILD */
wdenk7eaacc52003-08-29 22:00:43 +0000111 .balignl 16,0xdeadbeef
112
113
114/*
115 *************************************************************************
116 *
117 * Startup Code (reset vector)
118 *
119 * do important init only if we don't start from memory!
120 * setup Memory and board specific bits prior to relocation.
121 * relocate armboot to ram
122 * setup stack
123 *
124 *************************************************************************
125 */
126
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200127.globl _TEXT_BASE
wdenk7eaacc52003-08-29 22:00:43 +0000128_TEXT_BASE:
Heiko Schocher565a09c2011-11-01 20:00:29 +0000129#ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200130 .word CONFIG_SYS_TEXT_BASE
Heiko Schocher565a09c2011-11-01 20:00:29 +0000131#else
132#ifdef CONFIG_SPL_BUILD
133 .word CONFIG_SPL_TEXT_BASE
134#else
135 .word CONFIG_SYS_TEXT_BASE
136#endif
137#endif
wdenk7eaacc52003-08-29 22:00:43 +0000138
wdenk7eaacc52003-08-29 22:00:43 +0000139/*
wdenk927034e2004-02-08 19:38:38 +0000140 * These are defined in the board-specific linker script.
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200141 * Subtracting _start from them lets the linker put their
142 * relative position in the executable instead of leaving
143 * them null.
wdenk7eaacc52003-08-29 22:00:43 +0000144 */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200145.globl _bss_start_ofs
146_bss_start_ofs:
147 .word __bss_start - _start
wdenk927034e2004-02-08 19:38:38 +0000148
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200149.globl _bss_end_ofs
150_bss_end_ofs:
Po-Yu Chuangcedbf4b2011-03-01 22:59:59 +0000151 .word __bss_end__ - _start
wdenk7eaacc52003-08-29 22:00:43 +0000152
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000153.globl _end_ofs
154_end_ofs:
155 .word _end - _start
156
Heiko Schocher0ad559f2011-07-16 00:06:43 +0000157#ifdef CONFIG_NAND_U_BOOT
158.globl _end
159_end:
160 .word __bss_end__
161#endif
162
wdenk7eaacc52003-08-29 22:00:43 +0000163#ifdef CONFIG_USE_IRQ
164/* IRQ stack memory (calculated at run-time) */
165.globl IRQ_STACK_START
166IRQ_STACK_START:
167 .word 0x0badc0de
168
169/* IRQ stack memory (calculated at run-time) */
170.globl FIQ_STACK_START
171FIQ_STACK_START:
172 .word 0x0badc0de
173#endif
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200174
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200175/* IRQ stack memory (calculated at run-time) + 8 bytes */
176.globl IRQ_STACK_START_IN
177IRQ_STACK_START_IN:
178 .word 0x0badc0de
179
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200180/*
181 * the actual reset code
182 */
183
184reset:
185 /*
186 * set the cpu to SVC32 mode
187 */
188 mrs r0,cpsr
189 bic r0,r0,#0x1f
190 orr r0,r0,#0xd3
191 msr cpsr,r0
192
193 /*
194 * we do sys-critical inits only at reboot,
195 * not when booting from ram!
196 */
Christian Riesch11bf5762012-02-02 00:44:37 +0000197#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200198 bl cpu_init_crit
Christian Riesch11bf5762012-02-02 00:44:37 +0000199#endif
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200200
201/* Set stackpointer in internal RAM to call board_init_f */
202call_board_init_f:
Heiko Schocher565a09c2011-11-01 20:00:29 +0000203#ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200204 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher565a09c2011-11-01 20:00:29 +0000205#else
206#ifdef CONFIG_SPL_BUILD
207 ldr sp, =(CONFIG_SPL_STACK)
208#else
209 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
210#endif
211#endif
Heiko Schocher17f288a2010-11-12 07:53:55 +0100212 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200213 ldr r0,=0x00000000
214 bl board_init_f
215
216/*------------------------------------------------------------------------------*/
217
218/*
219 * void relocate_code (addr_sp, gd, addr_moni)
220 *
221 * This "function" does not return, instead it continues in RAM
222 * after relocating the monitor code.
223 *
224 */
225 .globl relocate_code
226relocate_code:
227 mov r4, r0 /* save addr_sp */
228 mov r5, r1 /* save addr of gd */
229 mov r6, r2 /* save addr of destination */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200230
231 /* Set up the stack */
232stack_setup:
233 mov sp, r4
234
235 adr r0, _start
Heiko Schocher565a09c2011-11-01 20:00:29 +0000236 sub r9, r6, r0 /* r9 <- relocation offset */
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100237 cmp r0, r6
238 beq clear_bss /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100239 mov r1, r6 /* r1 <- scratch for copy loop */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200240 ldr r3, _bss_start_ofs
241 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200242
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200243copy_loop:
244 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100245 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200246 cmp r0, r2 /* until source end address [r2] */
247 blo copy_loop
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200248
Aneesh V552a3192011-07-13 05:11:07 +0000249#ifndef CONFIG_SPL_BUILD
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200250 /*
251 * fix .rel.dyn relocations
252 */
253 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100254 sub r9, r6, r0 /* r9 <- relocation offset */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200255 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
256 add r10, r10, r0 /* r10 <- sym table in FLASH */
257 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
258 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
259 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
260 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200261fixloop:
Gray Remlinea4b2c82010-10-24 16:18:31 +0100262 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
263 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200264 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100265 and r7, r1, #0xff
266 cmp r7, #23 /* relative fixup? */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200267 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100268 cmp r7, #2 /* absolute fixup? */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200269 beq fixabs
270 /* ignore unknown type of fixup */
271 b fixnext
272fixabs:
273 /* absolute fix: set location to (offset) symbol value */
274 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
275 add r1, r10, r1 /* r1 <- address of symbol in table */
276 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100277 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200278 b fixnext
279fixrel:
280 /* relative fix: increase location by offset */
281 ldr r1, [r0]
282 add r1, r1, r9
283fixnext:
284 str r1, [r0]
Gray Remlinea4b2c82010-10-24 16:18:31 +0100285 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200286 cmp r2, r3
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200287 blo fixloop
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200288#endif
wdenk7eaacc52003-08-29 22:00:43 +0000289
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200290clear_bss:
Heiko Schocher565a09c2011-11-01 20:00:29 +0000291#ifdef CONFIG_SPL_BUILD
292 /* No relocation for SPL */
293 ldr r0, =__bss_start
294 ldr r1, =__bss_end__
295#else
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200296 ldr r0, _bss_start_ofs
297 ldr r1, _bss_end_ofs
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100298 mov r4, r6 /* reloc addr */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200299 add r0, r0, r4
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200300 add r1, r1, r4
Heiko Schocher565a09c2011-11-01 20:00:29 +0000301#endif
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200302 mov r2, #0x00000000 /* clear */
303
Christian Riesch962712b2011-11-30 22:27:37 +0000304clbss_l:cmp r0, r1 /* clear loop... */
305 bhs clbss_e /* if reached end of bss, exit */
306 str r2, [r0]
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200307 add r0, r0, #4
Christian Riesch962712b2011-11-30 22:27:37 +0000308 b clbss_l
309clbss_e:
wdenk7eaacc52003-08-29 22:00:43 +0000310
Heiko Schocher565a09c2011-11-01 20:00:29 +0000311#ifndef CONFIG_SPL_BUILD
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200312 bl coloured_LED_init
Jason Kridneraff0aa82011-09-04 14:40:16 -0400313 bl red_led_on
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200314#endif
315
316/*
317 * We are done. Do not return, instead branch to second part of board
318 * initialization, now running from RAM.
319 */
320#ifdef CONFIG_NAND_SPL
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200321 ldr r0, _nand_boot_ofs
Heiko Schocher0a2817f2010-10-11 14:08:14 +0200322 mov pc, r0
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200323
Heiko Schocher0a2817f2010-10-11 14:08:14 +0200324_nand_boot_ofs:
325 .word nand_boot
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200326#else
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200327 ldr r0, _board_init_r_ofs
Alexander Stein0c665732011-02-03 10:52:29 +0000328 ldr r1, _TEXT_BASE
Darius Augulis50a0a9c2010-10-25 13:45:35 +0300329 add lr, r0, r1
Darius Augulis50a0a9c2010-10-25 13:45:35 +0300330 add lr, lr, r9
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200331 /* setup parameters for board_init_r */
332 mov r0, r5 /* gd_t */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100333 mov r1, r6 /* dest_addr */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200334 /* jump to it ... */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200335 mov pc, lr
336
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200337_board_init_r_ofs:
338 .word board_init_r - _start
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200339#endif
340
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200341_rel_dyn_start_ofs:
342 .word __rel_dyn_start - _start
343_rel_dyn_end_ofs:
344 .word __rel_dyn_end - _start
345_dynsym_start_ofs:
346 .word __dynsym_start - _start
347
wdenk7eaacc52003-08-29 22:00:43 +0000348/*
349 *************************************************************************
350 *
351 * CPU_init_critical registers
352 *
353 * setup important registers
354 * setup memory timing
355 *
356 *************************************************************************
357 */
Christian Riesch11bf5762012-02-02 00:44:37 +0000358#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenk7eaacc52003-08-29 22:00:43 +0000359cpu_init_crit:
360 /*
Sughosh Ganu4cb71862012-02-02 00:44:38 +0000361 * flush D cache before disabling it
wdenk7eaacc52003-08-29 22:00:43 +0000362 */
363 mov r0, #0
Sughosh Ganu4cb71862012-02-02 00:44:38 +0000364flush_dcache:
365 mrc p15, 0, r15, c7, c10, 3
366 bne flush_dcache
367
368 mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */
369 mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */
wdenk7eaacc52003-08-29 22:00:43 +0000370
371 /*
Sughosh Ganu4cb71862012-02-02 00:44:38 +0000372 * disable MMU and D cache, and enable I cache
wdenk7eaacc52003-08-29 22:00:43 +0000373 */
374 mrc p15, 0, r0, c1, c0, 0
375 bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
376 bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
377 orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
378 orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
379 mcr p15, 0, r0, c1, c0, 0
380
381 /*
382 * Go setup Memory and board specific bits prior to relocation.
383 */
384 mov ip, lr /* perserve link reg across call */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200385 bl lowlevel_init /* go setup pll,mux,memory */
wdenk7eaacc52003-08-29 22:00:43 +0000386 mov lr, ip /* restore link */
Heiko Schocherc8a6d752011-11-09 20:06:23 +0000387 mov pc, lr /* back to my caller */
Christian Riesch11bf5762012-02-02 00:44:37 +0000388#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
Stelian Pop72a6f142008-01-19 21:09:35 +0000389
Aneesh V552a3192011-07-13 05:11:07 +0000390#ifndef CONFIG_SPL_BUILD
wdenk7eaacc52003-08-29 22:00:43 +0000391/*
392 *************************************************************************
393 *
394 * Interrupt handling
395 *
396 *************************************************************************
397 */
398
399@
400@ IRQ stack frame.
401@
402#define S_FRAME_SIZE 72
403
404#define S_OLD_R0 68
405#define S_PSR 64
406#define S_PC 60
407#define S_LR 56
408#define S_SP 52
409
410#define S_IP 48
411#define S_FP 44
412#define S_R10 40
413#define S_R9 36
414#define S_R8 32
415#define S_R7 28
416#define S_R6 24
417#define S_R5 20
418#define S_R4 16
419#define S_R3 12
420#define S_R2 8
421#define S_R1 4
422#define S_R0 0
423
424#define MODE_SVC 0x13
425#define I_BIT 0x80
426
427/*
428 * use bad_save_user_regs for abort/prefetch/undef/swi ...
429 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
430 */
431
432 .macro bad_save_user_regs
433 @ carve out a frame on current user stack
434 sub sp, sp, #S_FRAME_SIZE
435 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200436 ldr r2, IRQ_STACK_START_IN
wdenk7eaacc52003-08-29 22:00:43 +0000437 @ get values for "aborted" pc and cpsr (into parm regs)
438 ldmia r2, {r2 - r3}
439 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
440 add r5, sp, #S_SP
441 mov r1, lr
442 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
443 mov r0, sp @ save current stack into r0 (param register)
444 .endm
445
446 .macro irq_save_user_regs
447 sub sp, sp, #S_FRAME_SIZE
448 stmia sp, {r0 - r12} @ Calling r0-r12
449 @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
450 add r8, sp, #S_PC
451 stmdb r8, {sp, lr}^ @ Calling SP, LR
452 str lr, [r8, #0] @ Save calling PC
453 mrs r6, spsr
454 str r6, [r8, #4] @ Save CPSR
455 str r0, [r8, #8] @ Save OLD_R0
456 mov r0, sp
457 .endm
458
459 .macro irq_restore_user_regs
460 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
461 mov r0, r0
462 ldr lr, [sp, #S_PC] @ Get PC
463 add sp, sp, #S_FRAME_SIZE
464 subs pc, lr, #4 @ return & move spsr_svc into cpsr
465 .endm
466
467 .macro get_bad_stack
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200468 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenk7eaacc52003-08-29 22:00:43 +0000469
470 str lr, [r13] @ save caller lr in position 0 of saved stack
471 mrs lr, spsr @ get the spsr
472 str lr, [r13, #4] @ save spsr in position 1 of saved stack
473 mov r13, #MODE_SVC @ prepare SVC-Mode
474 @ msr spsr_c, r13
475 msr spsr, r13 @ switch modes, make sure moves will execute
476 mov lr, pc @ capture return pc
477 movs pc, lr @ jump to next instruction & switch modes.
478 .endm
479
480 .macro get_irq_stack @ setup IRQ stack
481 ldr sp, IRQ_STACK_START
482 .endm
483
484 .macro get_fiq_stack @ setup FIQ stack
485 ldr sp, FIQ_STACK_START
486 .endm
Aneesh V552a3192011-07-13 05:11:07 +0000487#endif /* CONFIG_SPL_BUILD */
wdenk7eaacc52003-08-29 22:00:43 +0000488
489/*
490 * exception handlers
491 */
Aneesh V552a3192011-07-13 05:11:07 +0000492#ifdef CONFIG_SPL_BUILD
John Rigbya9f3cf52010-01-25 23:12:52 -0700493 .align 5
494do_hang:
495 ldr sp, _TEXT_BASE /* switch to abort stack */
4961:
497 bl 1b /* hang and never return */
Aneesh V552a3192011-07-13 05:11:07 +0000498#else /* !CONFIG_SPL_BUILD */
wdenk7eaacc52003-08-29 22:00:43 +0000499 .align 5
500undefined_instruction:
501 get_bad_stack
502 bad_save_user_regs
503 bl do_undefined_instruction
504
505 .align 5
506software_interrupt:
507 get_bad_stack
508 bad_save_user_regs
509 bl do_software_interrupt
510
511 .align 5
512prefetch_abort:
513 get_bad_stack
514 bad_save_user_regs
515 bl do_prefetch_abort
516
517 .align 5
518data_abort:
519 get_bad_stack
520 bad_save_user_regs
521 bl do_data_abort
522
523 .align 5
524not_used:
525 get_bad_stack
526 bad_save_user_regs
527 bl do_not_used
528
529#ifdef CONFIG_USE_IRQ
530
531 .align 5
532irq:
533 get_irq_stack
534 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200535 bl do_irq
wdenk7eaacc52003-08-29 22:00:43 +0000536 irq_restore_user_regs
537
538 .align 5
539fiq:
540 get_fiq_stack
541 /* someone ought to write a more effiction fiq_save_user_regs */
542 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200543 bl do_fiq
wdenk7eaacc52003-08-29 22:00:43 +0000544 irq_restore_user_regs
545
546#else
547
548 .align 5
549irq:
550 get_bad_stack
551 bad_save_user_regs
552 bl do_irq
553
554 .align 5
555fiq:
556 get_bad_stack
557 bad_save_user_regs
558 bl do_fiq
559
560#endif
Aneesh V552a3192011-07-13 05:11:07 +0000561#endif /* CONFIG_SPL_BUILD */