blob: 139e6297306768bbf91f5141dee2af249d196d18 [file] [log] [blame]
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -04001/*
2 * Copyright 2013-2015 Arcturus Networks, Inc.
3 * http://www.arcturusnetworks.com/products/ucp1020/
4 * based on include/configs/p1_p2_rdb_pc.h
5 * original copyright follows:
6 * Copyright 2009-2011 Freescale Semiconductor, Inc.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11/*
12 * QorIQ uCP1020-xx boards configuration file
13 */
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040017#define CONFIG_DISPLAY_BOARDINFO
18
19#define CONFIG_FSL_ELBC
20#define CONFIG_PCI
21#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
22#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
23#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
24#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
25#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
26#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
27
28#if defined(CONFIG_TARTGET_UCP1020T1)
29
30#define CONFIG_UCP1020_REV_1_3
31
32#define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
33#define CONFIG_P1020
34
35#define CONFIG_TSEC_ENET
36#define CONFIG_TSEC1
37#define CONFIG_TSEC3
38#define CONFIG_HAS_ETH0
39#define CONFIG_HAS_ETH1
40#define CONFIG_ETHADDR 00:19:D3:FF:FF:FF
41#define CONFIG_ETH1ADDR 00:19:D3:FF:FF:FE
42#define CONFIG_ETH2ADDR 00:19:D3:FF:FF:FD
43#define CONFIG_IPADDR 10.80.41.229
44#define CONFIG_SERVERIP 10.80.41.227
45#define CONFIG_NETMASK 255.255.252.0
46#define CONFIG_ETHPRIME "eTSEC3"
47
48#ifndef CONFIG_SPI_FLASH
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040049#endif
50#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
51
52#define CONFIG_MMC
53#define CONFIG_SYS_L2_SIZE (256 << 10)
54
55#define CONFIG_LAST_STAGE_INIT
56
57#if !defined(CONFIG_DONGLE)
58#define CONFIG_SILENT_CONSOLE
59#endif
60
61#endif
62
63#if defined(CONFIG_TARGET_UCP1020)
64
65#define CONFIG_UCP1020
66#define CONFIG_UCP1020_REV_1_3
67
68#define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
69#define CONFIG_P1020
70
71#define CONFIG_TSEC_ENET
72#define CONFIG_TSEC1
73#define CONFIG_TSEC2
74#define CONFIG_TSEC3
75#define CONFIG_HAS_ETH0
76#define CONFIG_HAS_ETH1
77#define CONFIG_HAS_ETH2
78#define CONFIG_ETHADDR 00:06:3B:FF:FF:FF
79#define CONFIG_ETH1ADDR 00:06:3B:FF:FF:FE
80#define CONFIG_ETH2ADDR 00:06:3B:FF:FF:FD
81#define CONFIG_IPADDR 192.168.1.81
82#define CONFIG_IPADDR1 192.168.1.82
83#define CONFIG_IPADDR2 192.168.1.83
84#define CONFIG_SERVERIP 192.168.1.80
85#define CONFIG_GATEWAYIP 102.168.1.1
86#define CONFIG_NETMASK 255.255.255.0
87#define CONFIG_ETHPRIME "eTSEC1"
88
89#ifndef CONFIG_SPI_FLASH
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040090#endif
91#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
92
93#define CONFIG_MMC
94#define CONFIG_SYS_L2_SIZE (256 << 10)
95
96#define CONFIG_LAST_STAGE_INIT
97
98#endif
99
100#ifdef CONFIG_SDCARD
101#define CONFIG_RAMBOOT_SDCARD
102#define CONFIG_SYS_RAMBOOT
103#define CONFIG_SYS_EXTRA_ENV_RELOC
104#define CONFIG_SYS_TEXT_BASE 0x11000000
105#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
106#endif
107
108#ifdef CONFIG_SPIFLASH
109#define CONFIG_RAMBOOT_SPIFLASH
110#define CONFIG_SYS_RAMBOOT
111#define CONFIG_SYS_EXTRA_ENV_RELOC
112#define CONFIG_SYS_TEXT_BASE 0x11000000
113#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
114#endif
115
116#ifndef CONFIG_SYS_TEXT_BASE
117#define CONFIG_SYS_TEXT_BASE 0xeff80000
118#endif
119#define CONFIG_SYS_TEXT_BASE_NOR 0xeff80000
120
121#ifndef CONFIG_RESET_VECTOR_ADDRESS
122#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
123#endif
124
125#ifndef CONFIG_SYS_MONITOR_BASE
126#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
127#endif
128
129/* High Level Configuration Options */
130#define CONFIG_BOOKE
131#define CONFIG_E500
132/* #define CONFIG_MPC85xx */
133
134#define CONFIG_MP
135
136#define CONFIG_FSL_LAW
137
138#define CONFIG_ENV_OVERWRITE
139
140#define CONFIG_CMD_SATA
141#define CONFIG_SATA_SIL
142#define CONFIG_SYS_SATA_MAX_DEVICE 2
143#define CONFIG_LIBATA
144#define CONFIG_LBA48
145
146#define CONFIG_SYS_CLK_FREQ 66666666
147#define CONFIG_DDR_CLK_FREQ 66666666
148
149#define CONFIG_HWCONFIG
150
151#define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
152#define CONFIG_SYS_DTT_BUS_NUM 1 /* The I2C bus for DTT */
153#define CONFIG_DTT_SENSORS { 0, 1 } /* Sensor index */
154/*
155 * ADM1021/NCT72 temp sensor configuration (see dtt/adm1021.c for details).
156 * there will be one entry in this array for each two (dummy) sensors in
157 * CONFIG_DTT_SENSORS.
158 *
159 * For uCP1020 module:
160 * - only one ADM1021/NCT72
161 * - i2c addr 0x41
162 * - conversion rate 0x02 = 0.25 conversions/second
163 * - ALERT output disabled
164 * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
165 * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
166 */
167#define CONFIG_SYS_DTT_ADM1021 { { CONFIG_SYS_I2C_NCT72_ADDR, \
168 0x02, 0, 1, 0, 85, 1, 0, 85} }
169
170#define CONFIG_CMD_DTT
171
172/*
173 * These can be toggled for performance analysis, otherwise use default.
174 */
175#define CONFIG_L2_CACHE
176#define CONFIG_BTB
177
178#define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
179
180#define CONFIG_ENABLE_36BIT_PHYS
181
182#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
183#define CONFIG_SYS_MEMTEST_END 0x1fffffff
184#define CONFIG_PANIC_HANG /* do not reset board on panic */
185
186#define CONFIG_SYS_CCSRBAR 0xffe00000
187#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
188
189/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
190 SPL code*/
191#ifdef CONFIG_SPL_BUILD
192#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
193#endif
194
195/* DDR Setup */
196#define CONFIG_DDR_ECC_ENABLE
197#define CONFIG_SYS_FSL_DDR3
198#ifndef CONFIG_DDR_ECC_ENABLE
199#define CONFIG_SYS_DDR_RAW_TIMING
200#define CONFIG_DDR_SPD
201#endif
202#define CONFIG_SYS_SPD_BUS_NUM 1
203#undef CONFIG_FSL_DDR_INTERACTIVE
204
205#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M
206#define CONFIG_CHIP_SELECTS_PER_CTRL 1
207#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
208#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
209#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
210
211#define CONFIG_NUM_DDR_CONTROLLERS 1
212#define CONFIG_DIMM_SLOTS_PER_CTLR 1
213
214/* Default settings for DDR3 */
215#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
216#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
217#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
218#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
219#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
220#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
221
222#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
223#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
224#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
225#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
226
227#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
228#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
229#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
230#define CONFIG_SYS_DDR_RCW_1 0x00000000
231#define CONFIG_SYS_DDR_RCW_2 0x00000000
232#ifdef CONFIG_DDR_ECC_ENABLE
233#define CONFIG_SYS_DDR_CONTROL 0xE70C0000 /* Type = DDR3 & ECC */
234#else
235#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
236#endif
237#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
238#define CONFIG_SYS_DDR_TIMING_4 0x00220001
239#define CONFIG_SYS_DDR_TIMING_5 0x03402400
240
241#define CONFIG_SYS_DDR_TIMING_3 0x00020000
242#define CONFIG_SYS_DDR_TIMING_0 0x00330004
243#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
244#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
245#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
246#define CONFIG_SYS_DDR_MODE_1 0x40461520
247#define CONFIG_SYS_DDR_MODE_2 0x8000c000
248#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
249
250#undef CONFIG_CLOCKS_IN_MHZ
251
252/*
253 * Memory map
254 *
255 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
256 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1G non-cacheable(PCIe * 2)
257 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
258 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 256K cacheable
259 * (early boot only)
260 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
261 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
262 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
263 */
264
265/*
266 * Local Bus Definitions
267 */
268#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
269#define CONFIG_SYS_FLASH_BASE 0xec000000
270
271#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
272
273#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
274 | BR_PS_16 | BR_V)
275
276#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
277
278#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
279#define CONFIG_SYS_FLASH_QUIET_TEST
280#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
281
282#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
283
284#undef CONFIG_SYS_FLASH_CHECKSUM
285#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
286#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
287
288#define CONFIG_FLASH_CFI_DRIVER
289#define CONFIG_SYS_FLASH_CFI
290#define CONFIG_SYS_FLASH_EMPTY_INFO
291#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
292
293#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
294
295#define CONFIG_SYS_INIT_RAM_LOCK
296#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
297/* Initial L1 address */
298#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
299#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
300#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
301/* Size of used area in RAM */
302#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
303
304#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
305 GENERATED_GBL_DATA_SIZE)
306#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
307
308#define CONFIG_SYS_MONITOR_LEN (256 * 1024)/* Reserve 256 kB for Mon */
309#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
310
311#define CONFIG_SYS_PMC_BASE 0xff980000
312#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
313#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
314 BR_PS_8 | BR_V)
315#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
316 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
317 OR_GPCM_EAD)
318
319#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
320#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
321#ifdef CONFIG_NAND_FSL_ELBC
322#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
323#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
324#endif
325
326/* Serial Port - controlled on board with jumper J8
327 * open - index 2
328 * shorted - index 1
329 */
330#define CONFIG_CONS_INDEX 1
331#undef CONFIG_SERIAL_SOFTWARE_FIFO
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400332#define CONFIG_SYS_NS16550_SERIAL
333#define CONFIG_SYS_NS16550_REG_SIZE 1
334#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
335#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
336#define CONFIG_NS16550_MIN_FUNCTIONS
337#endif
338
339#define CONFIG_SYS_BAUDRATE_TABLE \
340 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
341
342#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
343#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
344
345/* Use the HUSH parser */
346#define CONFIG_SYS_HUSH_PARSER
347
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400348/* I2C */
349#define CONFIG_SYS_I2C
350#define CONFIG_SYS_I2C_FSL
351#define CONFIG_SYS_FSL_I2C_SPEED 400000
352#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
353#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
354#define CONFIG_SYS_FSL_I2C2_SPEED 400000
355#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
356#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
357#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
358#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
359
360#define CONFIG_RTC_DS1337
361#define CONFIG_SYS_RTC_DS1337_NOOSC
362#define CONFIG_SYS_I2C_RTC_ADDR 0x68
363#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
364#define CONFIG_SYS_I2C_NCT72_ADDR 0x4C
365#define CONFIG_SYS_I2C_IDT6V49205B 0x69
366
367/*
368 * eSPI - Enhanced SPI
369 */
370#define CONFIG_HARD_SPI
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400371
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400372#define CONFIG_CMD_SF 1
373#define CONFIG_CMD_SPI 1
374#define CONFIG_SF_DEFAULT_SPEED 10000000
375#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
376
377#if defined(CONFIG_PCI)
378/*
379 * General PCI
380 * Memory space is mapped 1-1, but I/O space must start from 0.
381 */
382
383/* controller 2, direct to uli, tgtid 2, Base address 9000 */
384#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT CON9"
385#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
386#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
387#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
388#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
389#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
390#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
391#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
392#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
393
394/* controller 1, Slot 2, tgtid 1, Base address a000 */
395#define CONFIG_SYS_PCIE1_NAME "PCIe SLOT CON10"
396#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
397#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
398#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
399#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
400#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
401#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
402#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
403#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
404
405#define CONFIG_PCI_PNP /* do pci plug-and-play */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400406#define CONFIG_CMD_PCI
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400407
408#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
409#define CONFIG_DOS_PARTITION
410#endif /* CONFIG_PCI */
411
412/*
413 * Environment
414 */
415#ifdef CONFIG_ENV_FIT_UCBOOT
416
417#define CONFIG_ENV_IS_IN_FLASH
418#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x20000)
419#define CONFIG_ENV_SIZE 0x20000
420#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
421
422#else
423
424#define CONFIG_ENV_SPI_BUS 0
425#define CONFIG_ENV_SPI_CS 0
426#define CONFIG_ENV_SPI_MAX_HZ 10000000
427#define CONFIG_ENV_SPI_MODE 0
428
429#ifdef CONFIG_RAMBOOT_SPIFLASH
430
431#define CONFIG_ENV_IS_IN_SPI_FLASH
432#define CONFIG_ENV_SIZE 0x3000 /* 12KB */
433#define CONFIG_ENV_OFFSET 0x2000 /* 8KB */
434#define CONFIG_ENV_SECT_SIZE 0x1000
435
436#if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
437/* Address and size of Redundant Environment Sector */
438#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
439#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
440#endif
441
442#elif defined(CONFIG_RAMBOOT_SDCARD)
443#define CONFIG_ENV_IS_IN_MMC
444#define CONFIG_FSL_FIXED_MMC_LOCATION
445#define CONFIG_ENV_SIZE 0x2000
446#define CONFIG_SYS_MMC_ENV_DEV 0
447
448#elif defined(CONFIG_SYS_RAMBOOT)
449#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
450#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
451#define CONFIG_ENV_SIZE 0x2000
452
453#else
454#define CONFIG_ENV_IS_IN_FLASH
455#define CONFIG_ENV_BASE (CONFIG_SYS_FLASH_BASE)
456#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
457#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
458#define CONFIG_ENV_ADDR (CONFIG_ENV_BASE + 0xC0000)
459#if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
460/* Address and size of Redundant Environment Sector */
461#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
462#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
463#endif
464
465#endif
466
467#endif /* CONFIG_ENV_FIT_UCBOOT */
468
469#define CONFIG_LOADS_ECHO /* echo on for serial download */
470#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
471
472/*
473 * Command line configuration.
474 */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400475#define CONFIG_CMD_IRQ
476#define CONFIG_CMD_PING
477#define CONFIG_CMD_I2C
478#define CONFIG_CMD_MII
479#define CONFIG_CMD_DATE
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400480#define CONFIG_CMD_I2C
481#define CONFIG_CMD_IRQ
482#define CONFIG_CMD_MII
483#define CONFIG_CMD_PING
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400484#define CONFIG_CMD_REGINFO
485#define CONFIG_CMD_ERRATA
486#define CONFIG_CMD_CRAMFS
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400487
488/*
489 * USB
490 */
491#define CONFIG_HAS_FSL_DR_USB
492
493#if defined(CONFIG_HAS_FSL_DR_USB)
494#define CONFIG_USB_EHCI
495
496#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
497
498#ifdef CONFIG_USB_EHCI
499#define CONFIG_CMD_USB
500#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
501#define CONFIG_USB_EHCI_FSL
502#define CONFIG_USB_STORAGE
503#endif
504#endif
505
506#undef CONFIG_WATCHDOG /* watchdog disabled */
507
508#ifdef CONFIG_MMC
509#define CONFIG_FSL_ESDHC
510#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
511#define CONFIG_CMD_MMC
512#define CONFIG_MMC_SPI
513#define CONFIG_CMD_MMC_SPI
514#define CONFIG_GENERIC_MMC
515#endif
516
517#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) || defined(CONFIG_FSL_SATA)
518#define CONFIG_CMD_EXT2
519#define CONFIG_CMD_FAT
520#define CONFIG_DOS_PARTITION
521#endif
522
523/* Misc Extra Settings */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400524#undef CONFIG_WATCHDOG /* watchdog disabled */
525
526/*
527 * Miscellaneous configurable options
528 */
529#define CONFIG_SYS_LONGHELP /* undef to save memory */
530#define CONFIG_CMDLINE_EDITING /* Command-line editing */
531#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400532#if defined(CONFIG_CMD_KGDB)
533#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
534#else
535#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
536#endif
537#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
538 /* Print Buffer Size */
539#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
540#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
541#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms tick */
542
543/*
544 * For booting Linux, the board info and command line data
545 * have to be in the first 64 MB of memory, since this is
546 * the maximum mapped by the Linux kernel during initialization.
547 */
548#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
549#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
550
551#if defined(CONFIG_CMD_KGDB)
552#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
553#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
554#endif
555
556/*
557 * Environment Configuration
558 */
559
560#if defined(CONFIG_TSEC_ENET)
561
562#if defined(CONFIG_UCP1020_REV_1_2)
563#define CONFIG_PHY_MICREL_KSZ9021
564#elif defined(CONFIG_UCP1020_REV_1_3)
565#define CONFIG_PHY_MICREL_KSZ9031
566#else
567#error "UCP1020 module revision is not defined !!!"
568#endif
569
570#define CONFIG_CMD_DHCP
571#define CONFIG_BOOTP_SERVERIP
572
573#define CONFIG_MII /* MII PHY management */
574#define CONFIG_TSEC1_NAME "eTSEC1"
575#define CONFIG_TSEC2_NAME "eTSEC2"
576#define CONFIG_TSEC3_NAME "eTSEC3"
577
578#define TSEC1_PHY_ADDR 4
579#define TSEC2_PHY_ADDR 0
580#define TSEC2_PHY_ADDR_SGMII 0x00
581#define TSEC3_PHY_ADDR 6
582
583#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
584#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
585#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
586
587#define TSEC1_PHYIDX 0
588#define TSEC2_PHYIDX 0
589#define TSEC3_PHYIDX 0
590
591#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
592
593#endif
594
595#define CONFIG_HOSTNAME UCP1020
596#define CONFIG_ROOTPATH "/opt/nfsroot"
597#define CONFIG_BOOTFILE "uImage"
598#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
599
600/* default location for tftp and bootm */
601#define CONFIG_LOADADDR 1000000
602
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400603#define CONFIG_BOOTARGS /* the boot command will set bootargs */
604
605#define CONFIG_BAUDRATE 115200
606
607#if defined(CONFIG_DONGLE)
608
609#define CONFIG_BOOTDELAY 1 /* autoboot after 1 seconds */
610#define CONFIG_EXTRA_ENV_SETTINGS \
611"bootcmd=run prog_spi_mbrbootcramfs\0" \
612"bootfile=uImage\0" \
613"consoledev=ttyS0\0" \
614"cramfsfile=image.cramfs\0" \
615"dtbaddr=0x00c00000\0" \
616"dtbfile=image.dtb\0" \
617"ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
618"eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
619"eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
620"fileaddr=0x01000000\0" \
621"filesize=0x00080000\0" \
622"flashmbr=sf probe 0; " \
623 "tftp $loadaddr $mbr; " \
624 "sf erase $mbr_offset +$filesize; " \
625 "sf write $loadaddr $mbr_offset $filesize\0" \
626"flashrecovery=tftp $recoveryaddr $cramfsfile; " \
627 "protect off $nor_recoveryaddr +$filesize; " \
628 "erase $nor_recoveryaddr +$filesize; " \
629 "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
630 "protect on $nor_recoveryaddr +$filesize\0 " \
631"flashuboot=tftp $ubootaddr $ubootfile; " \
632 "protect off $nor_ubootaddr +$filesize; " \
633 "erase $nor_ubootaddr +$filesize; " \
634 "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
635 "protect on $nor_ubootaddr +$filesize\0 " \
636"flashworking=tftp $workingaddr $cramfsfile; " \
637 "protect off $nor_workingaddr +$filesize; " \
638 "erase $nor_workingaddr +$filesize; " \
639 "cp.b $workingaddr $nor_workingaddr $filesize; " \
640 "protect on $nor_workingaddr +$filesize\0 " \
641"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
642"kerneladdr=0x01100000\0" \
643"kernelfile=uImage\0" \
644"loadaddr=0x01000000\0" \
645"mbr=uCP1020d.mbr\0" \
646"mbr_offset=0x00000000\0" \
647"mmbr=uCP1020Quiet.mbr\0" \
648"mmcpart=0:2\0" \
649"mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
650 "mmc erase 1 1; " \
651 "mmc write $loadaddr 1 1\0" \
652"mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; " \
653 "mmc erase 0x40 0x400; " \
654 "mmc write $loadaddr 0x40 0x400\0" \
655"netdev=eth0\0" \
656"nor_recoveryaddr=0xEC0A0000\0" \
657"nor_ubootaddr=0xEFF80000\0" \
658"nor_workingaddr=0xECFA0000\0" \
659"norbootrecovery=setenv bootargs $recoverybootargs" \
660 " console=$consoledev,$baudrate $othbootargs; " \
661 "run norloadrecovery; " \
662 "bootm $kerneladdr - $dtbaddr\0" \
663"norbootworking=setenv bootargs $workingbootargs" \
664 " console=$consoledev,$baudrate $othbootargs; " \
665 "run norloadworking; " \
666 "bootm $kerneladdr - $dtbaddr\0" \
667"norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
668 "setenv cramfsaddr $nor_recoveryaddr; " \
669 "cramfsload $dtbaddr $dtbfile; " \
670 "cramfsload $kerneladdr $kernelfile\0" \
671"norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
672 "setenv cramfsaddr $nor_workingaddr; " \
673 "cramfsload $dtbaddr $dtbfile; " \
674 "cramfsload $kerneladdr $kernelfile\0" \
675"prog_spi_mbr=run spi__mbr\0" \
676"prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0" \
677"prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; " \
678 "run spi__cramfs\0" \
679"ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
680 " console=$consoledev,$baudrate $othbootargs; " \
681 "tftp $rootfsaddr $rootfsfile; " \
682 "tftp $loadaddr $kernelfile; " \
683 "tftp $dtbaddr $dtbfile; " \
684 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
685"ramdisk_size=120000\0" \
686"ramdiskfile=rootfs.ext2.gz.uboot\0" \
687"recoveryaddr=0x02F00000\0" \
688"recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
689"releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
690 "mw.l 0xffe0f008 0x00400000\0" \
691"rootfsaddr=0x02F00000\0" \
692"rootfsfile=rootfs.ext2.gz.uboot\0" \
693"rootpath=/opt/nfsroot\0" \
694"spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
695 "protect off 0xeC000000 +$filesize; " \
696 "erase 0xEC000000 +$filesize; " \
697 "cp.b $loadaddr 0xEC000000 $filesize; " \
698 "cmp.b $loadaddr 0xEC000000 $filesize; " \
699 "protect on 0xeC000000 +$filesize\0" \
700"spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
701 "protect off 0xeFF80000 +$filesize; " \
702 "erase 0xEFF80000 +$filesize; " \
703 "cp.b $loadaddr 0xEFF80000 $filesize; " \
704 "cmp.b $loadaddr 0xEFF80000 $filesize; " \
705 "protect on 0xeFF80000 +$filesize\0" \
706"spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; " \
707 "sf probe 0; sf erase 0x8000 +$filesize; " \
708 "sf write $loadaddr 0x8000 $filesize\0" \
709"spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; " \
710 "protect off 0xec0a0000 +$filesize; " \
711 "erase 0xeC0A0000 +$filesize; " \
712 "cp.b $loadaddr 0xeC0A0000 $filesize; " \
713 "protect on 0xec0a0000 +$filesize\0" \
714"spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
715 "sf probe 1; sf erase 0 +$filesize; " \
716 "sf write $loadaddr 0 $filesize\0" \
717"spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
718 "sf probe 0; sf erase 0 +$filesize; " \
719 "sf write $loadaddr 0 $filesize\0" \
720"tftpflash=tftpboot $loadaddr $uboot; " \
721 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
722 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
723 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
724 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
725 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
726"uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
727"ubootaddr=0x01000000\0" \
728"ubootfile=u-boot.bin\0" \
729"ubootd=u-boot4dongle.bin\0" \
730"upgrade=run flashworking\0" \
731"usb_phy_type=ulpi\0 " \
732"workingaddr=0x02F00000\0" \
733"workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
734
735#else
736
737#if defined(CONFIG_UCP1020T1)
738
739#define CONFIG_BOOTDELAY 2 /* autoboot after 2 sec, -1 disables auto-boot */
740#define CONFIG_EXTRA_ENV_SETTINGS \
741"bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0" \
742"bootfile=uImage\0" \
743"consoledev=ttyS0\0" \
744"cramfsfile=image.cramfs\0" \
745"dtbaddr=0x00c00000\0" \
746"dtbfile=image.dtb\0" \
747"ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
748"eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
749"eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
750"fileaddr=0x01000000\0" \
751"filesize=0x00080000\0" \
752"flashmbr=sf probe 0; " \
753 "tftp $loadaddr $mbr; " \
754 "sf erase $mbr_offset +$filesize; " \
755 "sf write $loadaddr $mbr_offset $filesize\0" \
756"flashrecovery=tftp $recoveryaddr $cramfsfile; " \
757 "protect off $nor_recoveryaddr +$filesize; " \
758 "erase $nor_recoveryaddr +$filesize; " \
759 "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
760 "protect on $nor_recoveryaddr +$filesize\0 " \
761"flashuboot=tftp $ubootaddr $ubootfile; " \
762 "protect off $nor_ubootaddr +$filesize; " \
763 "erase $nor_ubootaddr +$filesize; " \
764 "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
765 "protect on $nor_ubootaddr +$filesize\0 " \
766"flashworking=tftp $workingaddr $cramfsfile; " \
767 "protect off $nor_workingaddr +$filesize; " \
768 "erase $nor_workingaddr +$filesize; " \
769 "cp.b $workingaddr $nor_workingaddr $filesize; " \
770 "protect on $nor_workingaddr +$filesize\0 " \
771"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
772"kerneladdr=0x01100000\0" \
773"kernelfile=uImage\0" \
774"loadaddr=0x01000000\0" \
775"mbr=uCP1020.mbr\0" \
776"mbr_offset=0x00000000\0" \
777"netdev=eth0\0" \
778"nor_recoveryaddr=0xEC0A0000\0" \
779"nor_ubootaddr=0xEFF80000\0" \
780"nor_workingaddr=0xECFA0000\0" \
781"norbootrecovery=setenv bootargs $recoverybootargs" \
782 " console=$consoledev,$baudrate $othbootargs; " \
783 "run norloadrecovery; " \
784 "bootm $kerneladdr - $dtbaddr\0" \
785"norbootworking=setenv bootargs $workingbootargs" \
786 " console=$consoledev,$baudrate $othbootargs; " \
787 "run norloadworking; " \
788 "bootm $kerneladdr - $dtbaddr\0" \
789"norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
790 "setenv cramfsaddr $nor_recoveryaddr; " \
791 "cramfsload $dtbaddr $dtbfile; " \
792 "cramfsload $kerneladdr $kernelfile\0" \
793"norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
794 "setenv cramfsaddr $nor_workingaddr; " \
795 "cramfsload $dtbaddr $dtbfile; " \
796 "cramfsload $kerneladdr $kernelfile\0" \
797"othbootargs=quiet\0" \
798"ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
799 " console=$consoledev,$baudrate $othbootargs; " \
800 "tftp $rootfsaddr $rootfsfile; " \
801 "tftp $loadaddr $kernelfile; " \
802 "tftp $dtbaddr $dtbfile; " \
803 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
804"ramdisk_size=120000\0" \
805"ramdiskfile=rootfs.ext2.gz.uboot\0" \
806"recoveryaddr=0x02F00000\0" \
807"recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
808"releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
809 "mw.l 0xffe0f008 0x00400000\0" \
810"rootfsaddr=0x02F00000\0" \
811"rootfsfile=rootfs.ext2.gz.uboot\0" \
812"rootpath=/opt/nfsroot\0" \
813"silent=1\0" \
814"tftpflash=tftpboot $loadaddr $uboot; " \
815 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
816 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
817 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
818 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
819 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
820"uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
821"ubootaddr=0x01000000\0" \
822"ubootfile=u-boot.bin\0" \
823"upgrade=run flashworking\0" \
824"workingaddr=0x02F00000\0" \
825"workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
826
827#else /* For Arcturus Modules */
828
829#define CONFIG_BOOTDELAY 2 /* autoboot after 2 sec, -1 disables auto-boot */
830#define CONFIG_EXTRA_ENV_SETTINGS \
831"bootcmd=run norkernel\0" \
832"bootfile=uImage\0" \
833"consoledev=ttyS0\0" \
834"dtbaddr=0x00c00000\0" \
835"dtbfile=image.dtb\0" \
836"ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
837"eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
838"eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
839"fileaddr=0x01000000\0" \
840"filesize=0x00080000\0" \
841"flashmbr=sf probe 0; " \
842 "tftp $loadaddr $mbr; " \
843 "sf erase $mbr_offset +$filesize; " \
844 "sf write $loadaddr $mbr_offset $filesize\0" \
845"flashuboot=tftp $loadaddr $ubootfile; " \
846 "protect off $nor_ubootaddr0 +$filesize; " \
847 "erase $nor_ubootaddr0 +$filesize; " \
848 "cp.b $loadaddr $nor_ubootaddr0 $filesize; " \
849 "protect on $nor_ubootaddr0 +$filesize; " \
850 "protect off $nor_ubootaddr1 +$filesize; " \
851 "erase $nor_ubootaddr1 +$filesize; " \
852 "cp.b $loadaddr $nor_ubootaddr1 $filesize; " \
853 "protect on $nor_ubootaddr1 +$filesize\0 " \
854"format0=protect off $part0base +$part0size; " \
855 "erase $part0base +$part0size\0" \
856"format1=protect off $part1base +$part1size; " \
857 "erase $part1base +$part1size\0" \
858"format2=protect off $part2base +$part2size; " \
859 "erase $part2base +$part2size\0" \
860"format3=protect off $part3base +$part3size; " \
861 "erase $part3base +$part3size\0" \
862"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
863"kerneladdr=0x01100000\0" \
864"kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0" \
865"kernelfile=uImage\0" \
866"loadaddr=0x01000000\0" \
867"mbr=uCP1020.mbr\0" \
868"mbr_offset=0x00000000\0" \
869"netdev=eth0\0" \
870"nor_ubootaddr0=0xEC000000\0" \
871"nor_ubootaddr1=0xEFF80000\0" \
872"norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; " \
873 "run norkernelload; " \
874 "bootm $kerneladdr - $dtbaddr\0" \
875"norkernelload=mw.l $kerneladdr 0x0 0x00a00000; " \
876 "setenv cramfsaddr $part0base; " \
877 "cramfsload $dtbaddr $dtbfile; " \
878 "cramfsload $kerneladdr $kernelfile\0" \
879"part0base=0xEC100000\0" \
880"part0size=0x00700000\0" \
881"part1base=0xEC800000\0" \
882"part1size=0x02000000\0" \
883"part2base=0xEE800000\0" \
884"part2size=0x00800000\0" \
885"part3base=0xEF000000\0" \
886"part3size=0x00F80000\0" \
887"partENVbase=0xEC080000\0" \
888"partENVsize=0x00080000\0" \
889"program0=tftp part0-000000.bin; " \
890 "protect off $part0base +$filesize; " \
891 "erase $part0base +$filesize; " \
892 "cp.b $loadaddr $part0base $filesize; " \
893 "echo Verifying...; " \
894 "cmp.b $loadaddr $part0base $filesize\0" \
895"program1=tftp part1-000000.bin; " \
896 "protect off $part1base +$filesize; " \
897 "erase $part1base +$filesize; " \
898 "cp.b $loadaddr $part1base $filesize; " \
899 "echo Verifying...; " \
900 "cmp.b $loadaddr $part1base $filesize\0" \
901"program2=tftp part2-000000.bin; " \
902 "protect off $part2base +$filesize; " \
903 "erase $part2base +$filesize; " \
904 "cp.b $loadaddr $part2base $filesize; " \
905 "echo Verifying...; " \
906 "cmp.b $loadaddr $part2base $filesize\0" \
907"ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
908 " console=$consoledev,$baudrate $othbootargs; " \
909 "tftp $rootfsaddr $rootfsfile; " \
910 "tftp $loadaddr $kernelfile; " \
911 "tftp $dtbaddr $dtbfile; " \
912 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
913"ramdisk_size=120000\0" \
914"ramdiskfile=rootfs.ext2.gz.uboot\0" \
915"releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
916 "mw.l 0xffe0f008 0x00400000\0" \
917"rootfsaddr=0x02F00000\0" \
918"rootfsfile=rootfs.ext2.gz.uboot\0" \
919"rootpath=/opt/nfsroot\0" \
920"spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
921 "sf probe 0; sf erase 0 +$filesize; " \
922 "sf write $loadaddr 0 $filesize\0" \
923"spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
924 "protect off 0xeC000000 +$filesize; " \
925 "erase 0xEC000000 +$filesize; " \
926 "cp.b $loadaddr 0xEC000000 $filesize; " \
927 "cmp.b $loadaddr 0xEC000000 $filesize; " \
928 "protect on 0xeC000000 +$filesize\0" \
929"tftpflash=tftpboot $loadaddr $uboot; " \
930 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
931 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
932 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
933 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
934 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
935"uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
936"ubootfile=u-boot.bin\0" \
937"upgrade=run flashuboot\0" \
938"usb_phy_type=ulpi\0 " \
939"boot_nfs= " \
940 "setenv bootargs root=/dev/nfs rw " \
941 "nfsroot=$serverip:$rootpath " \
942 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
943 "console=$consoledev,$baudrate $othbootargs;" \
944 "tftp $loadaddr $bootfile;" \
945 "tftp $fdtaddr $fdtfile;" \
946 "bootm $loadaddr - $fdtaddr\0" \
947"boot_hd = " \
948 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
949 "console=$consoledev,$baudrate $othbootargs;" \
950 "usb start;" \
951 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
952 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
953 "bootm $loadaddr - $fdtaddr\0" \
954"boot_usb_fat = " \
955 "setenv bootargs root=/dev/ram rw " \
956 "console=$consoledev,$baudrate $othbootargs " \
957 "ramdisk_size=$ramdisk_size;" \
958 "usb start;" \
959 "fatload usb 0:2 $loadaddr $bootfile;" \
960 "fatload usb 0:2 $fdtaddr $fdtfile;" \
961 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
962 "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
963"boot_usb_ext2 = " \
964 "setenv bootargs root=/dev/ram rw " \
965 "console=$consoledev,$baudrate $othbootargs " \
966 "ramdisk_size=$ramdisk_size;" \
967 "usb start;" \
968 "ext2load usb 0:4 $loadaddr $bootfile;" \
969 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
970 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
971 "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
972"boot_nor = " \
973 "setenv bootargs root=/dev/$jffs2nor rw " \
974 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
975 "bootm $norbootaddr - $norfdtaddr\0 " \
976"boot_ram = " \
977 "setenv bootargs root=/dev/ram rw " \
978 "console=$consoledev,$baudrate $othbootargs " \
979 "ramdisk_size=$ramdisk_size;" \
980 "tftp $ramdiskaddr $ramdiskfile;" \
981 "tftp $loadaddr $bootfile;" \
982 "tftp $fdtaddr $fdtfile;" \
983 "bootm $loadaddr $ramdiskaddr $fdtaddr\0"
984
985#endif
986#endif
987
988#endif /* __CONFIG_H */