blob: 6b9110f1301b3e3d27052a1e2a11c6b58b1b5163 [file] [log] [blame]
wdenked247f42002-10-07 21:58:02 +00001/*
2 * File: scc.c
3 * Description:
4 * Basic ET HW initialization and packet RX/TX routines
5 *
6 * NOTE <<<IMPORTANT: PLEASE READ>>>:
7 * Do not cache Rx/Tx buffers!
8 */
9
10/*
11 * MPC823 <-> MC68160 Connections:
12 *
13 * Setup MPC823 to work with MC68160 Enhanced Ethernet
14 * Serial Tranceiver as follows:
15 *
16 * MPC823 Signal MC68160 Comments
17 * ------ ------ ------- --------
18 * PA-12 ETHTX --------> TX Eth. Port Transmit Data
19 * PB-18 E_TENA --------> TENA Eth. Transmit Port Enable
20 * PA-5 ETHTCK <-------- TCLK Eth. Port Transmit Clock
21 * PA-13 ETHRX <-------- RX Eth. Port Receive Data
22 * PC-8 E_RENA <-------- RENA Eth. Receive Enable
23 * PA-6 ETHRCK <-------- RCLK Eth. Port Receive Clock
24 * PC-9 E_CLSN <-------- CLSN Eth. Port Collision Indication
25 *
26 * FADS Board Signal MC68160 Comments
27 * ----------------- ------- --------
28 * (BCSR1) ETHEN* --------> CS2 Eth. Port Enable
29 * (BSCR4) TPSQEL* --------> TPSQEL Twisted Pair Signal Quality Error Test Enable
30 * (BCSR4) TPFLDL* --------> TPFLDL Twisted Pair Full-Duplex
31 * (BCSR4) ETHLOOP --------> LOOP Eth. Port Diagnostic Loop-Back
32 *
33 */
34
35#include <common.h>
36#include <malloc.h>
37#include <commproc.h>
38#include <net.h>
39#include <command.h>
40
41#if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(SCC_ENET)
42
43/* Ethernet Transmit and Receive Buffers */
44#define DBUF_LENGTH 1520
45
46#define TX_BUF_CNT 2
47
wdenk6c59edc2004-05-03 20:45:30 +000048#define TOUT_LOOP 10000 /* 10 ms to have a packet sent */
wdenked247f42002-10-07 21:58:02 +000049
50static char txbuf[DBUF_LENGTH];
51
52static uint rxIdx; /* index of the current RX buffer */
53static uint txIdx; /* index of the current TX buffer */
54
55/*
56 * SCC Ethernet Tx and Rx buffer descriptors allocated at the
57 * immr->udata_bd address on Dual-Port RAM
58 * Provide for Double Buffering
59 */
60
61typedef volatile struct CommonBufferDescriptor {
62 cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
63 cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
64} RTXBD;
65
66static RTXBD *rtx;
67
68static int scc_send(struct eth_device* dev, volatile void *packet, int length);
69static int scc_recv(struct eth_device* dev);
70static int scc_init (struct eth_device* dev, bd_t * bd);
71static void scc_halt(struct eth_device* dev);
72
73int scc_initialize(bd_t *bis)
74{
75 struct eth_device* dev;
76
77 dev = (struct eth_device*) malloc(sizeof *dev);
wdenk1272e232002-11-10 22:06:23 +000078 memset(dev, 0, sizeof *dev);
wdenked247f42002-10-07 21:58:02 +000079
80 sprintf(dev->name, "SCC ETHERNET");
81 dev->iobase = 0;
82 dev->priv = 0;
83 dev->init = scc_init;
84 dev->halt = scc_halt;
85 dev->send = scc_send;
86 dev->recv = scc_recv;
87
88 eth_register(dev);
89
90 return 1;
91}
92
93static int scc_send(struct eth_device* dev, volatile void *packet, int length)
94{
95 int i, j=0;
96#if 0
97 volatile char *in, *out;
98#endif
99
100 /* section 16.9.23.3
101 * Wait for ready
102 */
103#if 0
104 while (rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY);
105 out = (char *)(rtx->txbd[txIdx].cbd_bufaddr);
106 in = packet;
107 for(i = 0; i < length; i++) {
108 *out++ = *in++;
109 }
110 rtx->txbd[txIdx].cbd_datlen = length;
111 rtx->txbd[txIdx].cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_LAST);
112 while (rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY) j++;
113
114#ifdef ET_DEBUG
115 printf("cycles: %d status: %x\n", j, rtx->txbd[txIdx].cbd_sc);
116#endif
117 i = (rtx->txbd[txIdx++].cbd_sc & BD_ENET_TX_STATS) /* return only status bits */;
118
119 /* wrap around buffer index when necessary */
120 if (txIdx >= TX_BUF_CNT) txIdx = 0;
121#endif
122
123 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY) && (j<TOUT_LOOP)) {
124 udelay (1); /* will also trigger Wd if needed */
125 j++;
126 }
127 if (j>=TOUT_LOOP) printf("TX not ready\n");
128 rtx->txbd[txIdx].cbd_bufaddr = (uint)packet;
129 rtx->txbd[txIdx].cbd_datlen = length;
130 rtx->txbd[txIdx].cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_LAST |BD_ENET_TX_WRAP);
131 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY) && (j<TOUT_LOOP)) {
132 udelay (1); /* will also trigger Wd if needed */
133 j++;
134 }
135 if (j>=TOUT_LOOP) printf("TX timeout\n");
136#ifdef ET_DEBUG
137 printf("cycles: %d status: %x\n", j, rtx->txbd[txIdx].cbd_sc);
138#endif
139 i = (rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS) /* return only status bits */;
140 return i;
141}
142
wdenk174e0e52003-12-07 22:27:15 +0000143static int scc_recv (struct eth_device *dev)
wdenked247f42002-10-07 21:58:02 +0000144{
145 int length;
146
wdenk174e0e52003-12-07 22:27:15 +0000147 for (;;) {
148 /* section 16.9.23.2 */
149 if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
150 length = -1;
151 break; /* nothing received - leave for() loop */
152 }
wdenked247f42002-10-07 21:58:02 +0000153
wdenk174e0e52003-12-07 22:27:15 +0000154 length = rtx->rxbd[rxIdx].cbd_datlen;
wdenked247f42002-10-07 21:58:02 +0000155
wdenk174e0e52003-12-07 22:27:15 +0000156 if (rtx->rxbd[rxIdx].cbd_sc & 0x003f) {
wdenked247f42002-10-07 21:58:02 +0000157#ifdef ET_DEBUG
wdenk174e0e52003-12-07 22:27:15 +0000158 printf ("err: %x\n", rtx->rxbd[rxIdx].cbd_sc);
wdenked247f42002-10-07 21:58:02 +0000159#endif
wdenk174e0e52003-12-07 22:27:15 +0000160 } else {
161 /* Pass the packet up to the protocol layers. */
162 NetReceive (NetRxPackets[rxIdx], length - 4);
163 }
wdenked247f42002-10-07 21:58:02 +0000164
165
wdenk174e0e52003-12-07 22:27:15 +0000166 /* Give the buffer back to the SCC. */
167 rtx->rxbd[rxIdx].cbd_datlen = 0;
wdenked247f42002-10-07 21:58:02 +0000168
wdenk174e0e52003-12-07 22:27:15 +0000169 /* wrap around buffer index when necessary */
170 if ((rxIdx + 1) >= PKTBUFSRX) {
171 rtx->rxbd[PKTBUFSRX - 1].cbd_sc =
172 (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
173 rxIdx = 0;
174 } else {
175 rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
176 rxIdx++;
177 }
wdenked247f42002-10-07 21:58:02 +0000178 }
wdenk174e0e52003-12-07 22:27:15 +0000179 return length;
wdenked247f42002-10-07 21:58:02 +0000180}
181
182/**************************************************************
183 *
184 * SCC Ethernet Initialization Routine
185 *
186 *************************************************************/
187
wdenk174e0e52003-12-07 22:27:15 +0000188static int scc_init (struct eth_device *dev, bd_t * bis)
wdenked247f42002-10-07 21:58:02 +0000189{
190
wdenk174e0e52003-12-07 22:27:15 +0000191 int i;
192 scc_enet_t *pram_ptr;
wdenked247f42002-10-07 21:58:02 +0000193
wdenk174e0e52003-12-07 22:27:15 +0000194 volatile immap_t *immr = (immap_t *) CFG_IMMR;
wdenked247f42002-10-07 21:58:02 +0000195
wdenk7ac16102004-08-01 22:48:16 +0000196#if defined(CONFIG_LWMON)
197 reset_phy();
198#endif
199
wdenk2bb11052003-07-17 23:16:40 +0000200#ifdef CONFIG_FADS
201#if defined(CONFIG_MPC86xADS) || defined(CONFIG_MPC860T)
wdenk174e0e52003-12-07 22:27:15 +0000202 /* The MPC86xADS/FADS860T don't use the MODEM_EN or DATA_VOICE signals. */
203 *((uint *) BCSR4) &= ~BCSR4_ETHLOOP;
204 *((uint *) BCSR4) |= BCSR4_TFPLDL | BCSR4_TPSQEL;
205 *((uint *) BCSR1) &= ~BCSR1_ETHEN;
wdenked247f42002-10-07 21:58:02 +0000206#else
wdenk174e0e52003-12-07 22:27:15 +0000207 *((uint *) BCSR4) &= ~(BCSR4_ETHLOOP | BCSR4_MODEM_EN);
208 *((uint *) BCSR4) |= BCSR4_TFPLDL | BCSR4_TPSQEL | BCSR4_DATA_VOICE;
209 *((uint *) BCSR1) &= ~BCSR1_ETHEN;
wdenked247f42002-10-07 21:58:02 +0000210#endif
211#endif
212
wdenk174e0e52003-12-07 22:27:15 +0000213 pram_ptr = (scc_enet_t *) & (immr->im_cpm.cp_dparam[PROFF_ENET]);
wdenked247f42002-10-07 21:58:02 +0000214
wdenk174e0e52003-12-07 22:27:15 +0000215 rxIdx = 0;
216 txIdx = 0;
wdenked247f42002-10-07 21:58:02 +0000217
218#ifdef CFG_ALLOC_DPRAM
wdenk174e0e52003-12-07 22:27:15 +0000219 rtx = (RTXBD *) (immr->im_cpm.cp_dpmem +
220 dpram_alloc_align (sizeof (RTXBD), 8));
wdenked247f42002-10-07 21:58:02 +0000221#else
wdenk174e0e52003-12-07 22:27:15 +0000222 rtx = (RTXBD *) (immr->im_cpm.cp_dpmem + CPM_SCC_BASE);
223#endif /* 0 */
wdenked247f42002-10-07 21:58:02 +0000224
225#if (defined(PA_ENET_RXD) && defined(PA_ENET_TXD))
wdenk174e0e52003-12-07 22:27:15 +0000226 /* Configure port A pins for Txd and Rxd.
227 */
228 immr->im_ioport.iop_papar |= (PA_ENET_RXD | PA_ENET_TXD);
229 immr->im_ioport.iop_padir &= ~(PA_ENET_RXD | PA_ENET_TXD);
230 immr->im_ioport.iop_paodr &= ~PA_ENET_TXD;
wdenked247f42002-10-07 21:58:02 +0000231#elif (defined(PB_ENET_RXD) && defined(PB_ENET_TXD))
wdenk174e0e52003-12-07 22:27:15 +0000232 /* Configure port B pins for Txd and Rxd.
233 */
234 immr->im_cpm.cp_pbpar |= (PB_ENET_RXD | PB_ENET_TXD);
235 immr->im_cpm.cp_pbdir &= ~(PB_ENET_RXD | PB_ENET_TXD);
236 immr->im_cpm.cp_pbodr &= ~PB_ENET_TXD;
wdenked247f42002-10-07 21:58:02 +0000237#else
238#error Configuration Error: exactly ONE of PA_ENET_[RT]XD, PB_ENET_[RT]XD must be defined
239#endif
240
241#if defined(PC_ENET_LBK)
wdenk174e0e52003-12-07 22:27:15 +0000242 /* Configure port C pins to disable External Loopback
243 */
244 immr->im_ioport.iop_pcpar &= ~PC_ENET_LBK;
245 immr->im_ioport.iop_pcdir |= PC_ENET_LBK;
246 immr->im_ioport.iop_pcso &= ~PC_ENET_LBK;
247 immr->im_ioport.iop_pcdat &= ~PC_ENET_LBK; /* Disable Loopback */
248#endif /* PC_ENET_LBK */
wdenked247f42002-10-07 21:58:02 +0000249
wdenk174e0e52003-12-07 22:27:15 +0000250 /* Configure port C pins to enable CLSN and RENA.
251 */
252 immr->im_ioport.iop_pcpar &= ~(PC_ENET_CLSN | PC_ENET_RENA);
253 immr->im_ioport.iop_pcdir &= ~(PC_ENET_CLSN | PC_ENET_RENA);
254 immr->im_ioport.iop_pcso |= (PC_ENET_CLSN | PC_ENET_RENA);
wdenked247f42002-10-07 21:58:02 +0000255
wdenk174e0e52003-12-07 22:27:15 +0000256 /* Configure port A for TCLK and RCLK.
257 */
258 immr->im_ioport.iop_papar |= (PA_ENET_TCLK | PA_ENET_RCLK);
259 immr->im_ioport.iop_padir &= ~(PA_ENET_TCLK | PA_ENET_RCLK);
wdenked247f42002-10-07 21:58:02 +0000260
wdenk174e0e52003-12-07 22:27:15 +0000261 /*
262 * Configure Serial Interface clock routing -- see section 16.7.5.3
263 * First, clear all SCC bits to zero, then set the ones we want.
264 */
wdenked247f42002-10-07 21:58:02 +0000265
wdenk174e0e52003-12-07 22:27:15 +0000266 immr->im_cpm.cp_sicr &= ~SICR_ENET_MASK;
267 immr->im_cpm.cp_sicr |= SICR_ENET_CLKRT;
wdenked247f42002-10-07 21:58:02 +0000268
269
wdenk174e0e52003-12-07 22:27:15 +0000270 /*
271 * Initialize SDCR -- see section 16.9.23.7
272 * SDMA configuration register
273 */
274 immr->im_siu_conf.sc_sdcr = 0x01;
wdenked247f42002-10-07 21:58:02 +0000275
276
wdenk174e0e52003-12-07 22:27:15 +0000277 /*
278 * Setup SCC Ethernet Parameter RAM
279 */
wdenked247f42002-10-07 21:58:02 +0000280
wdenk174e0e52003-12-07 22:27:15 +0000281 pram_ptr->sen_genscc.scc_rfcr = 0x18; /* Normal Operation and Mot byte ordering */
282 pram_ptr->sen_genscc.scc_tfcr = 0x18; /* Mot byte ordering, Normal access */
wdenked247f42002-10-07 21:58:02 +0000283
wdenk174e0e52003-12-07 22:27:15 +0000284 pram_ptr->sen_genscc.scc_mrblr = DBUF_LENGTH; /* max. ET package len 1520 */
wdenked247f42002-10-07 21:58:02 +0000285
wdenk174e0e52003-12-07 22:27:15 +0000286 pram_ptr->sen_genscc.scc_rbase = (unsigned int) (&rtx->rxbd[0]); /* Set RXBD tbl start at Dual Port */
287 pram_ptr->sen_genscc.scc_tbase = (unsigned int) (&rtx->txbd[0]); /* Set TXBD tbl start at Dual Port */
wdenked247f42002-10-07 21:58:02 +0000288
wdenk174e0e52003-12-07 22:27:15 +0000289 /*
290 * Setup Receiver Buffer Descriptors (13.14.24.18)
291 * Settings:
292 * Empty, Wrap
293 */
wdenked247f42002-10-07 21:58:02 +0000294
wdenk174e0e52003-12-07 22:27:15 +0000295 for (i = 0; i < PKTBUFSRX; i++) {
296 rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
297 rtx->rxbd[i].cbd_datlen = 0; /* Reset */
298 rtx->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i];
299 }
wdenked247f42002-10-07 21:58:02 +0000300
wdenk174e0e52003-12-07 22:27:15 +0000301 rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
wdenked247f42002-10-07 21:58:02 +0000302
wdenk174e0e52003-12-07 22:27:15 +0000303 /*
304 * Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
305 * Settings:
306 * Add PADs to Short FRAMES, Wrap, Last, Tx CRC
307 */
wdenked247f42002-10-07 21:58:02 +0000308
wdenk174e0e52003-12-07 22:27:15 +0000309 for (i = 0; i < TX_BUF_CNT; i++) {
310 rtx->txbd[i].cbd_sc =
311 (BD_ENET_TX_PAD | BD_ENET_TX_LAST | BD_ENET_TX_TC);
312 rtx->txbd[i].cbd_datlen = 0; /* Reset */
313 rtx->txbd[i].cbd_bufaddr = (uint) (&txbuf[0]);
314 }
wdenked247f42002-10-07 21:58:02 +0000315
wdenk174e0e52003-12-07 22:27:15 +0000316 rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
wdenked247f42002-10-07 21:58:02 +0000317
wdenk174e0e52003-12-07 22:27:15 +0000318 /*
319 * Enter Command: Initialize Rx Params for SCC
320 */
wdenked247f42002-10-07 21:58:02 +0000321
wdenk174e0e52003-12-07 22:27:15 +0000322 do { /* Spin until ready to issue command */
323 __asm__ ("eieio");
324 } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
325 /* Issue command */
326 immr->im_cpm.cp_cpcr =
327 ((CPM_CR_INIT_RX << 8) | (CPM_CR_ENET << 4) | CPM_CR_FLG);
328 do { /* Spin until command processed */
329 __asm__ ("eieio");
330 } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
wdenked247f42002-10-07 21:58:02 +0000331
wdenk174e0e52003-12-07 22:27:15 +0000332 /*
333 * Ethernet Specific Parameter RAM
334 * see table 13-16, pg. 660,
335 * pg. 681 (example with suggested settings)
336 */
wdenked247f42002-10-07 21:58:02 +0000337
wdenk174e0e52003-12-07 22:27:15 +0000338 pram_ptr->sen_cpres = ~(0x0); /* Preset CRC */
339 pram_ptr->sen_cmask = 0xdebb20e3; /* Constant Mask for CRC */
340 pram_ptr->sen_crcec = 0x0; /* Error Counter CRC (unused) */
341 pram_ptr->sen_alec = 0x0; /* Alignment Error Counter (unused) */
342 pram_ptr->sen_disfc = 0x0; /* Discard Frame Counter (unused) */
343 pram_ptr->sen_pads = 0x8888; /* Short Frame PAD Characters */
wdenked247f42002-10-07 21:58:02 +0000344
wdenk174e0e52003-12-07 22:27:15 +0000345 pram_ptr->sen_retlim = 15; /* Retry Limit Threshold */
346 pram_ptr->sen_maxflr = 1518; /* MAX Frame Length Register */
347 pram_ptr->sen_minflr = 64; /* MIN Frame Length Register */
wdenked247f42002-10-07 21:58:02 +0000348
wdenk174e0e52003-12-07 22:27:15 +0000349 pram_ptr->sen_maxd1 = DBUF_LENGTH; /* MAX DMA1 Length Register */
350 pram_ptr->sen_maxd2 = DBUF_LENGTH; /* MAX DMA2 Length Register */
wdenked247f42002-10-07 21:58:02 +0000351
wdenk174e0e52003-12-07 22:27:15 +0000352 pram_ptr->sen_gaddr1 = 0x0; /* Group Address Filter 1 (unused) */
353 pram_ptr->sen_gaddr2 = 0x0; /* Group Address Filter 2 (unused) */
354 pram_ptr->sen_gaddr3 = 0x0; /* Group Address Filter 3 (unused) */
355 pram_ptr->sen_gaddr4 = 0x0; /* Group Address Filter 4 (unused) */
wdenked247f42002-10-07 21:58:02 +0000356
357#define ea eth_get_dev()->enetaddr
wdenk174e0e52003-12-07 22:27:15 +0000358 pram_ptr->sen_paddrh = (ea[5] << 8) + ea[4];
359 pram_ptr->sen_paddrm = (ea[3] << 8) + ea[2];
360 pram_ptr->sen_paddrl = (ea[1] << 8) + ea[0];
wdenked247f42002-10-07 21:58:02 +0000361#undef ea
362
wdenk174e0e52003-12-07 22:27:15 +0000363 pram_ptr->sen_pper = 0x0; /* Persistence (unused) */
364 pram_ptr->sen_iaddr1 = 0x0; /* Individual Address Filter 1 (unused) */
365 pram_ptr->sen_iaddr2 = 0x0; /* Individual Address Filter 2 (unused) */
366 pram_ptr->sen_iaddr3 = 0x0; /* Individual Address Filter 3 (unused) */
367 pram_ptr->sen_iaddr4 = 0x0; /* Individual Address Filter 4 (unused) */
368 pram_ptr->sen_taddrh = 0x0; /* Tmp Address (MSB) (unused) */
369 pram_ptr->sen_taddrm = 0x0; /* Tmp Address (unused) */
370 pram_ptr->sen_taddrl = 0x0; /* Tmp Address (LSB) (unused) */
wdenked247f42002-10-07 21:58:02 +0000371
wdenk174e0e52003-12-07 22:27:15 +0000372 /*
373 * Enter Command: Initialize Tx Params for SCC
374 */
wdenked247f42002-10-07 21:58:02 +0000375
wdenk174e0e52003-12-07 22:27:15 +0000376 do { /* Spin until ready to issue command */
377 __asm__ ("eieio");
378 } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
379 /* Issue command */
380 immr->im_cpm.cp_cpcr =
381 ((CPM_CR_INIT_TX << 8) | (CPM_CR_ENET << 4) | CPM_CR_FLG);
382 do { /* Spin until command processed */
383 __asm__ ("eieio");
384 } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
wdenked247f42002-10-07 21:58:02 +0000385
wdenk174e0e52003-12-07 22:27:15 +0000386 /*
387 * Mask all Events in SCCM - we use polling mode
388 */
389 immr->im_cpm.cp_scc[SCC_ENET].scc_sccm = 0;
wdenked247f42002-10-07 21:58:02 +0000390
wdenk174e0e52003-12-07 22:27:15 +0000391 /*
392 * Clear Events in SCCE -- Clear bits by writing 1's
393 */
wdenked247f42002-10-07 21:58:02 +0000394
wdenk174e0e52003-12-07 22:27:15 +0000395 immr->im_cpm.cp_scc[SCC_ENET].scc_scce = ~(0x0);
wdenked247f42002-10-07 21:58:02 +0000396
397
wdenk174e0e52003-12-07 22:27:15 +0000398 /*
399 * Initialize GSMR High 32-Bits
400 * Settings: Normal Mode
401 */
wdenked247f42002-10-07 21:58:02 +0000402
wdenk174e0e52003-12-07 22:27:15 +0000403 immr->im_cpm.cp_scc[SCC_ENET].scc_gsmrh = 0;
wdenked247f42002-10-07 21:58:02 +0000404
wdenk174e0e52003-12-07 22:27:15 +0000405 /*
406 * Initialize GSMR Low 32-Bits, but do not Enable Transmit/Receive
407 * Settings:
408 * TCI = Invert
409 * TPL = 48 bits
410 * TPP = Repeating 10's
411 * MODE = Ethernet
412 */
wdenked247f42002-10-07 21:58:02 +0000413
wdenk174e0e52003-12-07 22:27:15 +0000414 immr->im_cpm.cp_scc[SCC_ENET].scc_gsmrl = (SCC_GSMRL_TCI |
415 SCC_GSMRL_TPL_48 |
416 SCC_GSMRL_TPP_10 |
417 SCC_GSMRL_MODE_ENET);
wdenked247f42002-10-07 21:58:02 +0000418
wdenk174e0e52003-12-07 22:27:15 +0000419 /*
420 * Initialize the DSR -- see section 13.14.4 (pg. 513) v0.4
421 */
wdenked247f42002-10-07 21:58:02 +0000422
wdenk174e0e52003-12-07 22:27:15 +0000423 immr->im_cpm.cp_scc[SCC_ENET].scc_dsr = 0xd555;
wdenked247f42002-10-07 21:58:02 +0000424
wdenk174e0e52003-12-07 22:27:15 +0000425 /*
426 * Initialize the PSMR
427 * Settings:
428 * CRC = 32-Bit CCITT
429 * NIB = Begin searching for SFD 22 bits after RENA
430 * FDE = Full Duplex Enable
431 * LPB = Loopback Enable (Needed when FDE is set)
432 * BRO = Reject broadcast packets
433 * PROMISCOUS = Catch all packets regardless of dest. MAC adress
434 */
435 immr->im_cpm.cp_scc[SCC_ENET].scc_psmr = SCC_PSMR_ENCRC |
436 SCC_PSMR_NIB22 |
wdenked247f42002-10-07 21:58:02 +0000437#if defined(CONFIG_SCC_ENET_FULL_DUPLEX)
wdenk174e0e52003-12-07 22:27:15 +0000438 SCC_PSMR_FDE | SCC_PSMR_LPB |
wdenked247f42002-10-07 21:58:02 +0000439#endif
440#if defined(CONFIG_SCC_ENET_NO_BROADCAST)
wdenk174e0e52003-12-07 22:27:15 +0000441 SCC_PSMR_BRO |
wdenked247f42002-10-07 21:58:02 +0000442#endif
443#if defined(CONFIG_SCC_ENET_PROMISCOUS)
wdenk174e0e52003-12-07 22:27:15 +0000444 SCC_PSMR_PRO |
wdenked247f42002-10-07 21:58:02 +0000445#endif
wdenk174e0e52003-12-07 22:27:15 +0000446 0;
wdenked247f42002-10-07 21:58:02 +0000447
wdenk174e0e52003-12-07 22:27:15 +0000448 /*
449 * Configure Ethernet TENA Signal
450 */
wdenked247f42002-10-07 21:58:02 +0000451
452#if (defined(PC_ENET_TENA) && !defined(PB_ENET_TENA))
wdenk174e0e52003-12-07 22:27:15 +0000453 immr->im_ioport.iop_pcpar |= PC_ENET_TENA;
454 immr->im_ioport.iop_pcdir &= ~PC_ENET_TENA;
wdenked247f42002-10-07 21:58:02 +0000455#elif (defined(PB_ENET_TENA) && !defined(PC_ENET_TENA))
wdenk174e0e52003-12-07 22:27:15 +0000456 immr->im_cpm.cp_pbpar |= PB_ENET_TENA;
457 immr->im_cpm.cp_pbdir |= PB_ENET_TENA;
wdenked247f42002-10-07 21:58:02 +0000458#else
459#error Configuration Error: exactly ONE of PB_ENET_TENA, PC_ENET_TENA must be defined
460#endif
461
462#if defined(CONFIG_ADS) && defined(CONFIG_MPC860)
wdenk174e0e52003-12-07 22:27:15 +0000463 /*
464 * Port C is used to control the PHY,MC68160.
465 */
466 immr->im_ioport.iop_pcdir |=
467 (PC_ENET_ETHLOOP | PC_ENET_TPFLDL | PC_ENET_TPSQEL);
wdenked247f42002-10-07 21:58:02 +0000468
wdenk174e0e52003-12-07 22:27:15 +0000469 immr->im_ioport.iop_pcdat |= PC_ENET_TPFLDL;
470 immr->im_ioport.iop_pcdat &= ~(PC_ENET_ETHLOOP | PC_ENET_TPSQEL);
471 *((uint *) BCSR1) &= ~BCSR1_ETHEN;
472#endif /* MPC860ADS */
wdenked247f42002-10-07 21:58:02 +0000473
474#if defined(CONFIG_AMX860)
wdenk174e0e52003-12-07 22:27:15 +0000475 /*
476 * Port B is used to control the PHY,MC68160.
477 */
478 immr->im_cpm.cp_pbdir |=
479 (PB_ENET_ETHLOOP | PB_ENET_TPFLDL | PB_ENET_TPSQEL);
wdenked247f42002-10-07 21:58:02 +0000480
wdenk174e0e52003-12-07 22:27:15 +0000481 immr->im_cpm.cp_pbdat |= PB_ENET_TPFLDL;
482 immr->im_cpm.cp_pbdat &= ~(PB_ENET_ETHLOOP | PB_ENET_TPSQEL);
wdenked247f42002-10-07 21:58:02 +0000483
wdenk174e0e52003-12-07 22:27:15 +0000484 immr->im_ioport.iop_pddir |= PD_ENET_ETH_EN;
485 immr->im_ioport.iop_pddat &= ~PD_ENET_ETH_EN;
486#endif /* AMX860 */
wdenked247f42002-10-07 21:58:02 +0000487
488#ifdef CONFIG_RPXCLASSIC
wdenk174e0e52003-12-07 22:27:15 +0000489 *((uchar *) BCSR0) &= ~BCSR0_ETHLPBK;
490 *((uchar *) BCSR0) |= (BCSR0_ETHEN | BCSR0_COLTEST | BCSR0_FULLDPLX);
wdenked247f42002-10-07 21:58:02 +0000491#endif
492
493#ifdef CONFIG_RPXLITE
wdenk174e0e52003-12-07 22:27:15 +0000494 *((uchar *) BCSR0) |= BCSR0_ETHEN;
wdenked247f42002-10-07 21:58:02 +0000495#endif
496
wdenk174e0e52003-12-07 22:27:15 +0000497#if defined(CONFIG_QS860T)
498 /*
499 * PB27=FDE-, set output low for full duplex
500 * PB26=Link Test Enable, normally high output
501 */
502 immr->im_cpm.cp_pbdir |= 0x00000030;
503 immr->im_cpm.cp_pbdat |= 0x00000020;
504 immr->im_cpm.cp_pbdat &= ~0x00000010;
505#endif /* QS860T */
506
wdenked247f42002-10-07 21:58:02 +0000507#ifdef CONFIG_MBX
wdenk174e0e52003-12-07 22:27:15 +0000508 board_ether_init ();
wdenked247f42002-10-07 21:58:02 +0000509#endif
510
511#if defined(CONFIG_NETVIA)
wdenk70764a32003-06-26 22:04:09 +0000512#if defined(PA_ENET_PDN)
wdenk174e0e52003-12-07 22:27:15 +0000513 immr->im_ioport.iop_papar &= ~PA_ENET_PDN;
514 immr->im_ioport.iop_padir |= PA_ENET_PDN;
515 immr->im_ioport.iop_padat |= PA_ENET_PDN;
wdenk70764a32003-06-26 22:04:09 +0000516#elif defined(PB_ENET_PDN)
wdenk174e0e52003-12-07 22:27:15 +0000517 immr->im_cpm.cp_pbpar &= ~PB_ENET_PDN;
518 immr->im_cpm.cp_pbdir |= PB_ENET_PDN;
519 immr->im_cpm.cp_pbdat |= PB_ENET_PDN;
wdenked247f42002-10-07 21:58:02 +0000520#elif defined(PC_ENET_PDN)
wdenk174e0e52003-12-07 22:27:15 +0000521 immr->im_ioport.iop_pcpar &= ~PC_ENET_PDN;
522 immr->im_ioport.iop_pcdir |= PC_ENET_PDN;
523 immr->im_ioport.iop_pcdat |= PC_ENET_PDN;
wdenk70764a32003-06-26 22:04:09 +0000524#elif defined(PD_ENET_PDN)
wdenk174e0e52003-12-07 22:27:15 +0000525 immr->im_ioport.iop_pdpar &= ~PD_ENET_PDN;
526 immr->im_ioport.iop_pddir |= PD_ENET_PDN;
527 immr->im_ioport.iop_pddat |= PD_ENET_PDN;
wdenked247f42002-10-07 21:58:02 +0000528#endif
529#endif
530
wdenk174e0e52003-12-07 22:27:15 +0000531 /*
532 * Set the ENT/ENR bits in the GSMR Low -- Enable Transmit/Receive
533 */
wdenked247f42002-10-07 21:58:02 +0000534
wdenk174e0e52003-12-07 22:27:15 +0000535 immr->im_cpm.cp_scc[SCC_ENET].scc_gsmrl |=
536 (SCC_GSMRL_ENR | SCC_GSMRL_ENT);
wdenked247f42002-10-07 21:58:02 +0000537
wdenk174e0e52003-12-07 22:27:15 +0000538 /*
539 * Work around transmit problem with first eth packet
540 */
wdenked247f42002-10-07 21:58:02 +0000541#if defined (CONFIG_FADS)
wdenk174e0e52003-12-07 22:27:15 +0000542 udelay (10000); /* wait 10 ms */
wdenked247f42002-10-07 21:58:02 +0000543#elif defined (CONFIG_AMX860) || defined(CONFIG_RPXCLASSIC)
wdenk174e0e52003-12-07 22:27:15 +0000544 udelay (100000); /* wait 100 ms */
wdenked247f42002-10-07 21:58:02 +0000545#endif
546
wdenk174e0e52003-12-07 22:27:15 +0000547 return 1;
wdenked247f42002-10-07 21:58:02 +0000548}
549
550
wdenk174e0e52003-12-07 22:27:15 +0000551static void scc_halt (struct eth_device *dev)
wdenked247f42002-10-07 21:58:02 +0000552{
wdenk174e0e52003-12-07 22:27:15 +0000553 volatile immap_t *immr = (immap_t *) CFG_IMMR;
554
555 immr->im_cpm.cp_scc[SCC_ENET].scc_gsmrl &=
556 ~(SCC_GSMRL_ENR | SCC_GSMRL_ENT);
wdenk7ac16102004-08-01 22:48:16 +0000557
558 immr->im_ioport.iop_pcso &= ~(PC_ENET_CLSN | PC_ENET_RENA);
wdenked247f42002-10-07 21:58:02 +0000559}
560
561#if 0
wdenk174e0e52003-12-07 22:27:15 +0000562void restart (void)
wdenked247f42002-10-07 21:58:02 +0000563{
wdenk174e0e52003-12-07 22:27:15 +0000564 volatile immap_t *immr = (immap_t *) CFG_IMMR;
565
566 immr->im_cpm.cp_scc[SCC_ENET].scc_gsmrl |=
567 (SCC_GSMRL_ENR | SCC_GSMRL_ENT);
wdenked247f42002-10-07 21:58:02 +0000568}
569#endif
wdenked247f42002-10-07 21:58:02 +0000570#endif /* CFG_CMD_NET, SCC_ENET */