blob: 45cc9912f9442ee7079accf759ac2036160867cf [file] [log] [blame]
Ley Foon Tane5b6a662018-05-24 00:17:25 +08001/* SPDX-License-Identifier: GPL-2.0
2 *
3 * Copyright (C) 2017-2018 Intel Corporation <www.intel.com>
4 *
5 */
6
7#ifndef _MAILBOX_S10_H_
8#define _MAILBOX_S10_H_
9
10/* user define Uboot ID */
Boon Khai Ng483a1bb2025-01-17 14:33:31 +080011#include <linux/bitfield.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060012#include <linux/bitops.h>
Ley Foon Tane5b6a662018-05-24 00:17:25 +080013#define MBOX_CLIENT_ID_UBOOT 0xB
14#define MBOX_ID_UBOOT 0x1
15
16#define MBOX_CMD_DIRECT 0
17#define MBOX_CMD_INDIRECT 1
18
19#define MBOX_MAX_CMD_INDEX 2047
20#define MBOX_CMD_BUFFER_SIZE 32
21#define MBOX_RESP_BUFFER_SIZE 16
22
23#define MBOX_HDR_CMD_LSB 0
24#define MBOX_HDR_CMD_MSK (BIT(11) - 1)
25#define MBOX_HDR_I_LSB 11
26#define MBOX_HDR_I_MSK BIT(11)
27#define MBOX_HDR_LEN_LSB 12
28#define MBOX_HDR_LEN_MSK 0x007FF000
29#define MBOX_HDR_ID_LSB 24
30#define MBOX_HDR_ID_MSK 0x0F000000
31#define MBOX_HDR_CLIENT_LSB 28
32#define MBOX_HDR_CLIENT_MSK 0xF0000000
33
34/* Interrupt flags */
35#define MBOX_FLAGS_INT_COE BIT(0) /* COUT update interrupt enable */
36#define MBOX_FLAGS_INT_RIE BIT(1) /* RIN update interrupt enable */
37#define MBOX_FLAGS_INT_UAE BIT(8) /* Urgent ACK interrupt enable */
38#define MBOX_ALL_INTRS (MBOX_FLAGS_INT_COE | \
39 MBOX_FLAGS_INT_RIE | \
40 MBOX_FLAGS_INT_UAE)
41
42/* Status */
43#define MBOX_STATUS_UA_MSK BIT(8)
44
45#define MBOX_CMD_HEADER(client, id, len, indirect, cmd) \
46 ((((cmd) << MBOX_HDR_CMD_LSB) & MBOX_HDR_CMD_MSK) | \
47 (((indirect) << MBOX_HDR_I_LSB) & MBOX_HDR_I_MSK) | \
48 (((len) << MBOX_HDR_LEN_LSB) & MBOX_HDR_LEN_MSK) | \
49 (((id) << MBOX_HDR_ID_LSB) & MBOX_HDR_ID_MSK) | \
50 (((client) << MBOX_HDR_CLIENT_LSB) & MBOX_HDR_CLIENT_MSK))
51
52#define MBOX_RESP_ERR_GET(resp) \
53 (((resp) & MBOX_HDR_CMD_MSK) >> MBOX_HDR_CMD_LSB)
54#define MBOX_RESP_LEN_GET(resp) \
55 (((resp) & MBOX_HDR_LEN_MSK) >> MBOX_HDR_LEN_LSB)
56#define MBOX_RESP_ID_GET(resp) \
57 (((resp) & MBOX_HDR_ID_MSK) >> MBOX_HDR_ID_LSB)
58#define MBOX_RESP_CLIENT_GET(resp) \
59 (((resp) & MBOX_HDR_CLIENT_MSK) >> MBOX_HDR_CLIENT_LSB)
60
Boon Khai Ng483a1bb2025-01-17 14:33:31 +080061#define MBOX_CFG_STATUS_MAJOR_ERR_MSK GENMASK(31, 16)
62#define MBOX_CFG_STATUS_MINOR_ERR_MSK GENMASK(15, 0)
63
Ley Foon Tane5b6a662018-05-24 00:17:25 +080064/* Response error list */
65enum ALT_SDM_MBOX_RESP_CODE {
66 /* CMD completed successfully, but check resp ARGS for any errors */
67 MBOX_RESP_STATOK = 0,
68 /* CMD is incorrectly formatted in some way */
69 MBOX_RESP_INVALID_COMMAND = 1,
70 /* BootROM Command code not undesrtood */
71 MBOX_RESP_UNKNOWN_BR = 2,
72 /* CMD code not recognized by firmware */
73 MBOX_RESP_UNKNOWN = 3,
Ley Foon Tan69b7ab92020-08-12 09:56:24 +080074 /* Length setting is not a valid length for this CMD type */
75 MBOX_RESP_INVALID_LEN = 4,
76 /* Indirect setting is not valid for this CMD type */
77 MBOX_RESP_INVALID_INDIRECT_SETTING = 5,
78 /* HW source which is not allowed to send CMD type */
79 MBOX_RESP_CMD_INVALID_ON_SRC = 6,
80 /* Client with ID not associated with any running PR CMD tries to run
81 * RECONFIG_DATA RECONFIG_STATUS and accessing QSPI / SDMMC using ID
82 * without exclusive access
83 */
84 MBOX_RESP_CLIENT_ID_NO_MATCH = 8,
85 /* Address provided to the system is invalid (alignment, range
86 * permission)
87 */
88 MBOX_RESP_INVALID_ADDR = 0x9,
89 /* Signature authentication failed */
90 MBOX_RESP_AUTH_FAIL = 0xA,
91 /* CMD timed out */
92 MBOX_RESP_TIMEOUT = 0xB,
93 /* HW (i.e. QSPI) is not ready (initialized or configured) */
94 MBOX_RESP_HW_NOT_RDY = 0xC,
95 /* Invalid license for IID registration */
96 MBOX_RESP_PUF_ACCCES_FAILED = 0x80,
97 MBOX_PUF_ENROLL_DISABLE = 0x81,
98 MBOX_RESP_PUF_ENROLL_FAIL = 0x82,
99 MBOX_RESP_PUF_RAM_TEST_FAIL = 0x83,
100 MBOX_RESP_ATTEST_CERT_GEN_FAIL = 0x84,
101 /* Operation not allowed under current security settings */
102 MBOX_RESP_NOT_ALLOWED_UNDER_SECURITY_SETTINGS = 0x85,
103 MBOX_RESP_PUF_TRNG_FAIL = 0x86,
104 MBOX_RESP_FUSE_ALREADY_BLOWN = 0x87,
105 MBOX_RESP_INVALID_SIGNATURE = 0x88,
106 MBOX_RESP_INVALID_HASH = 0x8b,
107 MBOX_RESP_INVALID_CERTIFICATE = 0x91,
108 /* Indicates that the device (FPGA or HPS) is not configured */
109 MBOX_RESP_NOT_CONFIGURED = 0x100,
Ley Foon Tane5b6a662018-05-24 00:17:25 +0800110 /* Indicates that the device is busy */
111 MBOX_RESP_DEVICE_BUSY = 0x1FF,
112 /* Indicates that there is no valid response available */
113 MBOX_RESP_NO_VALID_RESP_AVAILABLE = 0x2FF,
114 /* General Error */
115 MBOX_RESP_ERROR = 0x3FF,
116};
117
118/* Mailbox command list */
119#define MBOX_RESTART 2
120#define MBOX_CONFIG_STATUS 4
121#define MBOX_RECONFIG 6
122#define MBOX_RECONFIG_MSEL 7
123#define MBOX_RECONFIG_DATA 8
124#define MBOX_RECONFIG_STATUS 9
Siew Chin Lim2492d592021-03-01 20:04:11 +0800125#define MBOX_VAB_SRC_CERT 11
Jit Loon Lim977071e2024-03-12 22:01:03 +0800126#define MBOX_GET_USERCODE 19
Ley Foon Tane5b6a662018-05-24 00:17:25 +0800127#define MBOX_QSPI_OPEN 50
128#define MBOX_QSPI_CLOSE 51
129#define MBOX_QSPI_DIRECT 59
130#define MBOX_REBOOT_HPS 71
131
132/* Mailbox registers */
133#define MBOX_CIN 0 /* command valid offset */
134#define MBOX_ROUT 4 /* response output offset */
135#define MBOX_URG 8 /* urgent command */
136#define MBOX_FLAGS 0x0c /* interrupt enables */
137#define MBOX_COUT 0x20 /* command free offset */
138#define MBOX_RIN 0x24 /* respond valid offset */
139#define MBOX_STATUS 0x2c /* mailbox status */
140#define MBOX_CMD_BUF 0x40 /* circular command buffer */
141#define MBOX_RESP_BUF 0xc0 /* circular response buffer */
142#define MBOX_DOORBELL_TO_SDM 0x400 /* Doorbell to SDM */
143#define MBOX_DOORBELL_FROM_SDM 0x480 /* Doorbell from SDM */
144
145/* Status and bit information returned by RECONFIG_STATUS */
146#define RECONFIG_STATUS_RESPONSE_LEN 6
147#define RECONFIG_STATUS_STATE 0
148#define RECONFIG_STATUS_PIN_STATUS 2
149#define RECONFIG_STATUS_SOFTFUNC_STATUS 3
150
Ang, Chee Hong11f46442018-12-19 18:35:13 -0800151/* Macros for specifying number of arguments in mailbox command */
152#define MBOX_NUM_ARGS(n, b) (((n) & 0xFF) << (b))
153#define MBOX_DIRECT_COUNT(n) MBOX_NUM_ARGS((n), 0)
154#define MBOX_ARG_DESC_COUNT(n) MBOX_NUM_ARGS((n), 8)
155#define MBOX_RESP_DESC_COUNT(n) MBOX_NUM_ARGS((n), 16)
156
Ley Foon Tane5b6a662018-05-24 00:17:25 +0800157#define MBOX_CFGSTAT_STATE_IDLE 0x00000000
158#define MBOX_CFGSTAT_STATE_CONFIG 0x10000000
159#define MBOX_CFGSTAT_STATE_FAILACK 0x08000000
160#define MBOX_CFGSTAT_STATE_ERROR_INVALID 0xf0000001
161#define MBOX_CFGSTAT_STATE_ERROR_CORRUPT 0xf0000002
162#define MBOX_CFGSTAT_STATE_ERROR_AUTH 0xf0000003
163#define MBOX_CFGSTAT_STATE_ERROR_CORE_IO 0xf0000004
164#define MBOX_CFGSTAT_STATE_ERROR_HARDWARE 0xf0000005
165#define MBOX_CFGSTAT_STATE_ERROR_FAKE 0xf0000006
166#define MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO 0xf0000007
167#define MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR 0xf0000008
168
Boon Khai Ng483a1bb2025-01-17 14:33:31 +0800169enum MBOX_CFGSTAT_MAJOR_ERR_CODE {
170 MBOX_CFGSTATE_MAJOR_ERR_UNK = -1,
171 MBOX_CFGSTATE_MAJOR_ERR_WRONG_BL31_VER = 0x0,
172 MBOX_CFGSTATE_MAJOR_ERR_STATE_CONFIG = 0x1000,
173 MBOX_CFGSTATE_MAJOR_ERR_BITSTREAM_ERR = 0xf001,
174 MBOX_CFGSTATE_MAJOR_ERR_EXT_HW_ACCESS_FAIL,
175 MBOX_CFGSTATE_MAJOR_ERR_BITSTREAM_CORRUPTION,
176 MBOX_CFGSTATE_MAJOR_ERR_INTERNAL_ERR,
177 MBOX_CFGSTATE_MAJOR_ERR_DEVICE_ERR,
178 MBOX_CFGSTATE_MAJOR_ERR_HPS_WDT,
179 MBOX_CFGSTATE_MAJOR_ERR_INTERNAL_UNKNOWN_ERR,
180 MBOX_CFGSTATE_MAJOR_ERR_SYSTEM_INIT_ERR,
181 MBOX_CFGSTATE_MAJOR_ERR_DECRYPTION_ERR,
182 MBOX_CFGSTATE_MAJOR_ERR_VERIFY_IMAGE_ERR = 0xf00b
183};
184
185enum MBOX_CFGSTAT_MINOR_ERR_CODE {
186 MBOX_CFGSTATE_MINOR_ERR_UNK = -1,
187 MBOX_CFGSTATE_MINOR_ERR_BASIC_ERR = 0x0,
188 MBOX_CFGSTATE_MINOR_ERR_CNT_RESP_ERR,
189 MBOX_CFGSTATE_MINOR_ERR_QSPI_DEV_ERR,
190 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_INV,
191 MBOX_CFGSTATE_MINOR_ERR_BS_INCOMPATIBLE,
192 MBOX_CFGSTATE_MINOR_ERR_BS_INV_SHA,
193 MBOX_CFGSTATE_MINOR_ERR_ROUTE_FAIL,
194 MBOX_CFGSTATE_MINOR_ERR_GO_BIT_ALREADY_SET,
195 MBOX_CFGSTATE_MINOR_ERR_CPU_BLK_FAIL,
196 MBOX_CFGSTATE_MINOR_ERR_ACT_SKIP_FAIL,
197 MBOX_CFGSTATE_MINOR_ERR_ACT_MCAST_FAIL,
198 MBOX_CFGSTATE_MINOR_ERR_ACT_IND_SZ_FAIL,
199 MBOX_CFGSTATE_MINOR_ERR_ACT_IF_FAIL,
200 MBOX_CFGSTATE_MINOR_ERR_ACT_PIN_FAIL,
201 MBOX_CFGSTATE_MINOR_ERR_ACT_FUSEFLTR_FAIL,
202 MBOX_CFGSTATE_MINOR_ERR_ACT_GENERIC_FAIL,
203 MBOX_CFGSTATE_MINOR_ERR_DATA_STARVE_ERR,
204 MBOX_CFGSTATE_MINOR_ERR_CNT_RAM_INIT_FAIL,
205 MBOX_CFGSTATE_MINOR_ERR_ACT_SETUP_S4,
206 MBOX_CFGSTATE_MINOR_ERR_WIPE_DATA_STARVE,
207 MBOX_CFGSTATE_MINOR_ERR_FUSE_RD_FAIL,
208 MBOX_CFGSTATE_MINOR_ERR_AUTH_FAIL,
209 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_SHA_FAIL,
210 MBOX_CFGSTATE_MINOR_ERR_SKIP_DATA_RAM_FAIL,
211 MBOX_CFGSTATE_MINOR_ERR_ACT_FIXED_FAIL,
212 MBOX_CFGSTATE_MINOR_ERR_ACT_MCAST_FLTR_FAIL,
213 MBOX_CFGSTATE_MINOR_ERR_ACT_SECTOR_FAIL,
214 MBOX_CFGSTATE_MINOR_ERR_ACT_HASH_FAIL,
215 MBOX_CFGSTATE_MINOR_ERR_ACT_DECOMP_SETUP_FAIL,
216 MBOX_CFGSTATE_MINOR_ERR_INTERNAL_OS_ERR,
217 MBOX_CFGSTATE_MINOR_ERR_WIPE_FAIL,
218 MBOX_CFGSTATE_MINOR_ERR_CNOC_ERR,
219 MBOX_CFGSTATE_MINOR_ERR_PMF_RESUME_FAIL,
220 MBOX_CFGSTATE_MINOR_ERR_PMF_RUN_FAIL,
221 MBOX_CFGSTATE_MINOR_ERR_PMF_PAUSE_FAIL,
222 MBOX_CFGSTATE_MINOR_ERR_RET_INT_ASSERT_FAIL,
223 MBOX_CFGSTATE_MINOR_ERR_STATE_MACHINE_ERR,
224 MBOX_CFGSTATE_MINOR_ERR_CMF_TRANSITION_FAIL,
225 MBOX_CFGSTATE_MINOR_ERR_SHA_SETUP_FAIL,
226 MBOX_CFGSTATE_MINOR_ERR_WR_DMA_TIMEOUT,
227 MBOX_CFGSTATE_MINOR_ERR_MEM_ALLOC_FAIL,
228 MBOX_CFGSTATE_MINOR_ERR_SYNC_RD_FAIL,
229 MBOX_CFGSTATE_MINOR_ERR_CHK_CFG_REQ_FAIL,
230 MBOX_CFGSTATE_MINOR_ERR_HPS_CFG_REQ_FAIL,
231 MBOX_CFGSTATE_MINOR_ERR_CFG_HANDLE_ERR,
232 MBOX_CFGSTATE_MINOR_ERR_INV_ACTION_ITEM,
233 MBOX_CFGSTATE_MINOR_ERR_SKIP_DATA_PREBUF_ERR,
234 MBOX_CFGSTATE_MINOR_ERR_MBOX_TIMEOUT,
235 MBOX_CFGSTATE_MINOR_ERR_AVST_FIFO_OVERFLOW_ERR,
236 MBOX_CFGSTATE_MINOR_ERR_RD_DMA_TIMEOUT,
237 MBOX_CFGSTATE_MINOR_ERR_PMF_INIT_ERR,
238 MBOX_CFGSTATE_MINOR_ERR_PMF_SHUTDOWN_ERR,
239 MBOX_CFGSTATE_MINOR_ERR_BITSTREAM_INTERRUPTED,
240 MBOX_CFGSTATE_MINOR_ERR_FPGA_MBOX_WIPE_TIMEOUT,
241 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_TYPE_INV,
242 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_VERSION_INV,
243 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_DEVICE_TYPE_INV,
244 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_DESIGN_HASH_ERR,
245 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_EXT_REF_CLK_ERR,
246 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_PWR_TBL_INV,
247 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_PIN_TBL_OFST_ERR,
248 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_PIN_TBL_INV,
249 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_NO_PIN_TBL,
250 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_CFG_CLK_PLL_FAILED,
251 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_AS_CLK_FAILED,
252 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_POF_ID_FAILED,
253 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_PW_TBL_OFST_ERR,
254 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_PP_TBL_OFST_ERR,
255 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_PP_TBL_INV,
256 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_SP_TBL_OFST_ERR,
257 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_SP_TBL_INV,
258 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_SU_TBL_OFST_ERR,
259 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_SU_TBL_INV,
260 MBOX_CFGSTATE_MINOR_ERR_MBOX_TASK_CRYPTO_SRC_CLR_ERR,
261 MBOX_CFGSTATE_MINOR_ERR_MBOX_TASK_EVENT_GROUP_POST_ERR,
262 MBOX_CFGSTATE_MINOR_ERR_TRNG_TEST_FAIL,
263 MBOX_CFGSTATE_MINOR_ERR_MBOX_TASK_ANTI_DOS_TMR_INIT_ERR,
264 MBOX_CFGSTATE_MINOR_ERR_OS_STK_CHK_ERR,
265 MBOX_CFGSTATE_MINOR_ERR_MBOX_TASK_INIT,
266 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_COMPAT_ID_MATCH_ERR,
267 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_COMPAT_ID_INV,
268 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_AES_ECRYPT_CHK_FAIL,
269 MBOX_CFGSTATE_MINOR_ERR_ACT_KEY_FAIL,
270 MBOX_CFGSTATE_MINOR_ERR_ACT_KEY_CHALLENGE_FAIL,
271 MBOX_CFGSTATE_MINOR_ERR_MBOX_TASK_MSGQ_DEQUEUE_FAIL,
272 MBOX_CFGSTATE_MINOR_ERR_SECT_COMPAT_CHK_ERR,
273 MBOX_CFGSTATE_MINOR_ERR_SECT_COMPAT_UPDATE_ERR,
274 MBOX_CFGSTATE_MINOR_ERR_SECT_SEC_CHK_FAILED,
275 MBOX_CFGSTATE_MINOR_ERR_CNT_RAM_ECC_ERR_UNRECOVERABLE,
276 MBOX_CFGSTATE_MINOR_ERR_MBOX_REFORMAT_INPUT_ERR,
277 MBOX_CFGSTATE_MINOR_ERR_MBOX_REFORMAT_OUTPUT_ERR,
278 MBOX_CFGSTATE_MINOR_ERR_MBOX_WLBL_ERR,
279 MBOX_CFGSTATE_MINOR_ERR_MBOX_HOOK_CB_ERR,
280 MBOX_CFGSTATE_MINOR_ERR_CMF_RLD_DECOMP_LOAD_ERR,
281 MBOX_CFGSTATE_MINOR_ERR_CMF_RLD_DECOMP_RUN_ERR,
282 MBOX_CFGSTATE_MINOR_ERR_CNT_PERIPH_ECC_ERR_UNRECOVERABLE,
283 MBOX_CFGSTATE_MINOR_ERR_MAIN_SECT_ADDR_ERR,
284 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_SCRAMBLE_RATIO_CHK_FAIL,
285 MBOX_CFGSTATE_MINOR_ERR_TAMPER_EVENT_TRIGGERED,
286 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_ANTI_TAMPER_TBL_INV,
287 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_EXT_CLCK_MODE_DISALLOWED,
288 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_SEC_OPTIONS_INIT_FAIL,
289 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_EN_USR_CAN_FUSE_INV,
290 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_AS_DEVICE_NO_SGX_ERR,
291 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_POF_ID_LIMIT_EXCEED_ERR,
292 MBOX_CFGSTATE_MINOR_ERR_PROVISION_CMF_INV_STATE,
293 MBOX_CFGSTATE_MINOR_ERR_PROVISION_CMF_FATAL_ERR,
294 MBOX_CFGSTATE_MINOR_ERR_PROVISION_CMF_SM_EXIT_FAIL,
295 MBOX_CFGSTATE_MINOR_ERR_PROVISION_CMF_SM_ENTRY_FAIL,
296 MBOX_CFGSTATE_MINOR_ERR_ACTION_DATA_UNSUPPORTED_CTX,
297 MBOX_CFGSTATE_MINOR_ERR_CMF_EXCEPTION,
298 MBOX_CFGSTATE_MINOR_ERR_ECC_INIT_FAIL,
299 MBOX_CFGSTATE_MINOR_ERR_DEFAULT_UNREGISTERED_ISR,
300 MBOX_CFGSTATE_MINOR_ERR_GENERAL_TIMEOUT,
301 MBOX_CFGSTATE_MINOR_ERR_ACT_OPERATION_CLK_FAIL,
302 MBOX_CFGSTATE_MINOR_ERR_ACT_VERIFY_HASH_FAIL,
303 MBOX_CFGSTATE_MINOR_ERR_CFG_STATE_UPDATE_ERR,
304 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_READ_DDR_HASH_FAIL,
305 MBOX_CFGSTATE_MINOR_ERR_CVP_FLOW_ERR,
306 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_KEYED_HASH_ERR,
307 MBOX_CFGSTATE_MINOR_ERR_CMF_DESC_BAD_JTAG_ID = 0x7a,
308 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_PMF_NOT_SUPPORTED = 0x7d,
309 MBOX_CFGSTATE_MINOR_ERR_MAIN_DESC_ANTI_TAMPER_NOT_SUPPORTED,
310 MBOX_CFGSTATE_MINOR_ERR_ACT_RECOVERY_FAIL = 0x80,
311 MBOX_CFGSTATE_MINOR_ERR_COLD_RESET_CMF_CORRUPTED,
312 MBOX_CFGSTATE_MINOR_ERR_COLD_RESET_IO_HPS_CORRUPTED,
313 MBOX_CFGSTATE_MINOR_ERR_COLD_RESET_FPGA_CORRUPTED,
314 MBOX_CFGSTATE_MINOR_ERR_CRC_CHK_FAIL,
315 MBOX_CFGSTATE_MINOR_ERR_COMPAT_TBL_SFIXED_VALUE_INV,
316 MBOX_CFGSTATE_MINOR_ERR_FEATURE_EN_FUSE_NOT_BLOWN = 0x87,
317 MBOX_CFGSTATE_MINOR_ERR_UIB_REFCLK_MISSING,
318 MBOX_CFGSTATE_MINOR_ERR_UIB_REFCLK_TIMEOUT,
319 MBOX_CFGSTATE_MINOR_ERR_UIB_REFCLK_TIMEOUT_MISSING,
320 MBOX_CFGSTATE_MINOR_ERR_TRAMP_SYNC_BLCK_ERR = 0xc001,
321 MBOX_CFGSTATE_MINOR_ERR_TRAMP_SSBL_SHA_ERR,
322 MBOX_CFGSTATE_MINOR_ERR_TRAMP_BLCK0_SHA_MISMATCH_ERR,
323 MBOX_CFGSTATE_MINOR_ERR_TRAMP_BLCK0_AUTH_ERR,
324 MBOX_CFGSTATE_MINOR_ERR_TRAMP_TRAMP_LOAD_ERR,
325 MBOX_CFGSTATE_MINOR_ERR_TRAMP_CMF_SIZE_ERR,
326 MBOX_CFGSTATE_MINOR_ERR_TRAMP_TRANSITION_ERR,
327 MBOX_CFGSTATE_MINOR_ERR_TRAMP_SYNC_ERR,
328 MBOX_CFGSTATE_MINOR_ERR_TRAMP_LOAD_CERT_ERR,
329 MBOX_CFGSTATE_MINOR_ERR_TRAMP_LOAD_NOT_ALLOWED_ERR,
330 MBOX_CFGSTATE_MINOR_ERR_TRAMP_FUSE_ERR,
331 MBOX_CFGSTATE_MINOR_ERR_TRAMP_INPUT_BUFFER_ERR = 0xc00d,
332 MBOX_CFGSTATE_MINOR_ERR_TRAMP_CMF_TYPE_ERR,
333 MBOX_CFGSTATE_MINOR_ERR_TRAMP_QSPI_INDR_READ_START_ERR,
334 MBOX_CFGSTATE_MINOR_ERR_PMF_I2C_COMM_ERR = 0xc801,
335 MBOX_CFGSTATE_MINOR_ERR_PMF_TARGET_VOLTAGE_ERR,
336 MBOX_CFGSTATE_MINOR_ERR_PMF_HANDSHAKE_ERR,
337 MBOX_CFGSTATE_MINOR_ERR_PMF_ITD_OUT_OF_RANGE_ERR,
338 MBOX_CFGSTATE_MINOR_ERR_PMF_PWR_TABLE_ERR,
339 MBOX_CFGSTATE_MINOR_ERR_PMF_EFUSE_DECODE_ERR,
340 MBOX_CFGSTATE_MINOR_ERR_PMF_VCCL_PWRGOOD_ERR,
341 MBOX_CFGSTATE_MINOR_ERR_PMF_CLR_FAULTS_ERR,
342 MBOX_CFGSTATE_MINOR_ERR_PMF_VOUT_MODE_ERR,
343 MBOX_CFGSTATE_MINOR_ERR_PMF_PAGE_COMMAND_ERR,
344 MBOX_CFGSTATE_MINOR_ERR_PMF_VOUT_COMMAND_ERR,
345 MBOX_CFGSTATE_MINOR_ERR_PMF_READ_VOUT_ERR,
346 MBOX_CFGSTATE_MINOR_ERR_PMF_LTM4677_DEFAULT_ADC_CTRL_ERR,
347 MBOX_CFGSTATE_MINOR_ERR_PMF_FIRST_I2C_CMD_FAILED_ERR,
348 MBOX_CFGSTATE_MINOR_ERR_RSU_CMF_AUTH_ERR = 0xd001,
349 MBOX_CFGSTATE_MINOR_ERR_RSU_USER_AUTH_ERR,
350 MBOX_CFGSTATE_MINOR_ERR_RSU_CMF_DESC_SHA_MISMATCH,
351 MBOX_CFGSTATE_MINOR_ERR_RSU_POINTERS_NOT_FOUND_ERR,
352 MBOX_CFGSTATE_MINOR_ERR_RSU_QSPI_FREQ_CHANGE,
353 MBOX_CFGSTATE_MINOR_ERR_RSU_FACTORY_IMG_FAILED,
354 MBOX_CFGSTATE_MINOR_ERR_RSU_CMF_TYPE_ERR,
355 MBOX_CFGSTATE_MINOR_ERR_RSU_UCMF_SIG_DESC_ERR,
356 MBOX_CFGSTATE_MINOR_ERR_RSU_UCMF_INTERNAL_AUTH_ERR,
357 MBOX_CFGSTATE_MINOR_ERR_RSU_UCMF_COPY_FAILED,
358 MBOX_CFGSTATE_MINOR_ERR_RSU_UCMF_ERASE_FAILED,
359 MBOX_CFGSTATE_MINOR_ERR_RSU_RM_UCMF_FROM_CPB_FAILED,
360 MBOX_CFGSTATE_MINOR_ERR_RSU_UCMF_COMBINED_APP_AUTH_ERR,
361 MBOX_CFGSTATE_MINOR_ERR_RSU_UCMF_FLASH_ACCESS_ERR,
362 MBOX_CFGSTATE_MINOR_ERR_RSU_DCMF_DCIO_CORRUPTED,
363 MBOX_CFGSTATE_MINOR_ERR_RSU_DCMF_CPB0_CORRUPTED,
364 MBOX_CFGSTATE_MINOR_ERR_RSU_DCMF_CPB1_CORRUPTED,
365 MBOX_CFGSTATE_MINOR_ERR_RSU_PROVISION_COMPLETE,
366 MBOX_CFGSTATE_MINOR_ERR_RSU_PROVISION_ERR,
367 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_EFUSE_INIT_FAIL = 0xe001,
368 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_SEC_PROT_ERR,
369 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_EFUSE_LCK_ERR,
370 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_SEC_BBRAM_CLEAN_ERR,
371 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_ENG_LOAD_DIMK_ERR,
372 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_SEC_UKV_CLEAN_ERR,
373 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_EFUSE_ZERO_ERR,
374 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_ENG_LOAD_ERR,
375 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_PERST_INIT_FAIL,
376 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_DIMK_INIT_FAIL,
377 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_PERST_SECONDARY_INIT_FAIL,
378 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_BR_INFO_INIT_FAIL,
379 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_CMF_DESC_FAIL,
380 MBOX_CFGSTATE_MINOR_ERR_SYSINIT_DRNG_INIT_FAIL
381};
382
Ley Foon Tane5b6a662018-05-24 00:17:25 +0800383#define RCF_SOFTFUNC_STATUS_CONF_DONE BIT(0)
384#define RCF_SOFTFUNC_STATUS_INIT_DONE BIT(1)
385#define RCF_SOFTFUNC_STATUS_SEU_ERROR BIT(3)
386#define RCF_PIN_STATUS_NSTATUS BIT(31)
387
388int mbox_send_cmd(u8 id, u32 cmd, u8 is_indirect, u32 len, u32 *arg, u8 urgent,
389 u32 *resp_buf_len, u32 *resp_buf);
390int mbox_send_cmd_psci(u8 id, u32 cmd, u8 is_indirect, u32 len, u32 *arg,
391 u8 urgent, u32 *resp_buf_len, u32 *resp_buf);
392int mbox_send_cmd_only(u8 id, u32 cmd, u8 is_indirect, u32 len, u32 *arg);
393int mbox_send_cmd_only_psci(u8 id, u32 cmd, u8 is_indirect, u32 len, u32 *arg);
394int mbox_rcv_resp(u32 *resp_buf, u32 resp_buf_max_len);
395int mbox_rcv_resp_psci(u32 *resp_buf, u32 resp_buf_max_len);
396int mbox_init(void);
397
398#ifdef CONFIG_CADENCE_QSPI
399int mbox_qspi_close(void);
400int mbox_qspi_open(void);
401#endif
402
403int mbox_reset_cold(void);
Ang, Chee Hong31b79632018-12-19 18:35:12 -0800404int mbox_get_fpga_config_status(u32 cmd);
405int mbox_get_fpga_config_status_psci(u32 cmd);
Ley Foon Tane5b6a662018-05-24 00:17:25 +0800406#endif /* _MAILBOX_S10_H_ */