blob: e6015301bbd4b2a5a533edee2c21ce6752fb55c0 [file] [log] [blame]
Stefano Babic1f76ac12011-11-30 23:56:52 +00001/*
2 * Copyright (C) 2011
3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4 *
5 * Copyright (C) 2009 TechNexion Ltd.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefano Babic1f76ac12011-11-30 23:56:52 +00008 */
9
10#ifndef __TAM3517_H
11#define __TAM3517_H
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_OMAP /* in a TI OMAP core */
Marek Vasutaede1882012-07-21 05:02:23 +000017#define CONFIG_OMAP_GPIO
Nishanth Menon3e46e3e2015-03-09 17:12:08 -050018/* Common ARM Erratas */
19#define CONFIG_ARM_ERRATA_454179
20#define CONFIG_ARM_ERRATA_430973
21#define CONFIG_ARM_ERRATA_621766
Stefano Babic1f76ac12011-11-30 23:56:52 +000022
23#define CONFIG_SYS_TEXT_BASE 0x80008000
24
Stefano Babic1f76ac12011-11-30 23:56:52 +000025#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
26
27#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050028#include <asm/arch/omap.h>
Stefano Babic1f76ac12011-11-30 23:56:52 +000029
Stefano Babic1f76ac12011-11-30 23:56:52 +000030/* Clock Defines */
31#define V_OSCK 26000000 /* Clock output from T2 */
32#define V_SCLK (V_OSCK >> 1)
33
Stefano Babic1f76ac12011-11-30 23:56:52 +000034#define CONFIG_MISC_INIT_R
35
36#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
37#define CONFIG_SETUP_MEMORY_TAGS
38#define CONFIG_INITRD_TAG
39#define CONFIG_REVISION_TAG
40
41/*
42 * Size of malloc() pool
43 */
44#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
45#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \
46 2 * 1024 * 1024)
47/*
48 * DDR related
49 */
50#define CONFIG_OMAP3_MICRON_DDR /* Micron DDR */
51#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
52
53/*
54 * Hardware drivers
55 */
56
57/*
58 * NS16550 Configuration
59 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000060#define CONFIG_SYS_NS16550_SERIAL
61#define CONFIG_SYS_NS16550_REG_SIZE (-4)
62#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
63
64/*
65 * select serial console configuration
66 */
67#define CONFIG_CONS_INDEX 1
68#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
69#define CONFIG_SERIAL1 /* UART1 */
70
71/* allow to overwrite serial and ethaddr */
72#define CONFIG_ENV_OVERWRITE
73#define CONFIG_BAUDRATE 115200
74#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
75 115200}
Stefano Babic1f76ac12011-11-30 23:56:52 +000076#define CONFIG_GENERIC_MMC
Stefano Babic1f76ac12011-11-30 23:56:52 +000077
78/* EHCI */
79#define CONFIG_OMAP3_GPIO_5
80#define CONFIG_USB_EHCI
81#define CONFIG_USB_EHCI_OMAP
82#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25
83#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
Stefano Babic1f76ac12011-11-30 23:56:52 +000084
Stefano Babic1f76ac12011-11-30 23:56:52 +000085/* commands to include */
Stefano Babic1f76ac12011-11-30 23:56:52 +000086#define CONFIG_CMD_NAND /* NAND support */
Stefano Babicf39fd592012-08-29 01:21:59 +000087#define CONFIG_CMD_EEPROM
Stefano Babic1f76ac12011-11-30 23:56:52 +000088
Stefano Babic1f76ac12011-11-30 23:56:52 +000089#define CONFIG_SYS_NO_FLASH
Heiko Schocherf53f2b82013-10-22 11:03:18 +020090#define CONFIG_SYS_I2C
91#define CONFIG_SYS_OMAP24_I2C_SPEED 400000
92#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
93#define CONFIG_SYS_I2C_OMAP34XX
Stefano Babicf39fd592012-08-29 01:21:59 +000094#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
95#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
96#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
Stefano Babic1f76ac12011-11-30 23:56:52 +000097
98/*
99 * Board NAND Info.
100 */
101#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
102 /* to access */
103 /* nand at CS0 */
104
105#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
106 /* NAND devices */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000107
108#define CONFIG_AUTO_COMPLETE
109
110/*
111 * Miscellaneous configurable options
112 */
113#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000114#define CONFIG_CMDLINE_EDITING
115#define CONFIG_AUTO_COMPLETE
116#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
117
118/* Print Buffer Size */
119#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
120 sizeof(CONFIG_SYS_PROMPT) + 16)
121#define CONFIG_SYS_MAXARGS 32 /* max number of command */
122 /* args */
123/* Boot Argument Buffer Size */
124#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
125/* memtest works on */
126#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
127#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
128 0x01F00000) /* 31MB */
129
130#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
131 /* address */
132
133/*
134 * AM3517 has 12 GP timers, they can be driven by the system clock
135 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
136 * This rate is divided by a local divisor.
137 */
138#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
139#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000140
141/*
Stefano Babic1f76ac12011-11-30 23:56:52 +0000142 * Physical Memory Map
143 */
144#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
145#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Stefano Babic1f76ac12011-11-30 23:56:52 +0000146#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
147
148/*
149 * FLASH and environment organization
150 */
151
152/* **** PISMO SUPPORT *** */
Jeroen Hofsteea22b9a52014-05-31 17:08:30 +0200153#define CONFIG_NAND
Stefano Babic1f76ac12011-11-30 23:56:52 +0000154#define CONFIG_NAND_OMAP_GPMC
Stefano Babic1f76ac12011-11-30 23:56:52 +0000155#define CONFIG_ENV_IS_IN_NAND
156#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
157
158/* Redundant Environment */
159#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
160#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
161#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
162#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
163 2 * CONFIG_SYS_ENV_SECT_SIZE)
164#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
165
166#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
167#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
168#define CONFIG_SYS_INIT_RAM_SIZE 0x800
169#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
170 CONFIG_SYS_INIT_RAM_SIZE - \
171 GENERATED_GBL_DATA_SIZE)
172
173/*
174 * ethernet support, EMAC
175 *
176 */
177#define CONFIG_DRIVER_TI_EMAC
178#define CONFIG_DRIVER_TI_EMAC_USE_RMII
179#define CONFIG_MII
180#define CONFIG_EMAC_MDIO_PHY_NUM 0
Stefano Babic1f76ac12011-11-30 23:56:52 +0000181#define CONFIG_BOOTP_DNS
182#define CONFIG_BOOTP_DNS2
183#define CONFIG_BOOTP_SEND_HOSTNAME
184#define CONFIG_NET_RETRY_COUNT 10
Stefano Babic1f76ac12011-11-30 23:56:52 +0000185
186/* Defines for SPL */
Tom Rini28591df2012-08-13 12:03:19 -0700187#define CONFIG_SPL_FRAMEWORK
Tom Rini9e0c2602012-08-14 12:26:08 -0700188#define CONFIG_SPL_BOARD_INIT
Stefano Babic1f76ac12011-11-30 23:56:52 +0000189#define CONFIG_SPL_CONSOLE
190#define CONFIG_SPL_NAND_SIMPLE
Jeroen Hofstee64407af2013-12-21 18:03:09 +0100191#define CONFIG_SPL_NAND_SOFTECC
Stefano Babic1f76ac12011-11-30 23:56:52 +0000192#define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */
193
Scott Woodc352a0c2012-09-20 19:09:07 -0500194#define CONFIG_SPL_NAND_BASE
195#define CONFIG_SPL_NAND_DRIVERS
196#define CONFIG_SPL_NAND_ECC
Tom Rini28eec372016-11-07 21:34:54 -0500197#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Stefano Babic1f76ac12011-11-30 23:56:52 +0000198
199#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinicfff4aa2016-08-26 13:30:43 -0400200#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
201 CONFIG_SPL_TEXT_BASE)
Stefano Babice0faf3c2016-06-14 09:13:37 +0200202#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
Stefano Babic1f76ac12011-11-30 23:56:52 +0000203
204#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
205#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
206#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
207#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
208
Stefano Babice0faf3c2016-06-14 09:13:37 +0200209#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
210#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
211
212/* FAT */
213#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
214#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
215
216/* RAW SD card / eMMC */
217#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x900 /* address 0x120000 */
218#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x80 /* address 0x10000 */
219#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0x80 /* 64KiB */
220
Stefano Babic1f76ac12011-11-30 23:56:52 +0000221/* NAND boot config */
Stefano Babic0cd41182015-07-26 15:18:15 +0200222#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Stefano Babic1f76ac12011-11-30 23:56:52 +0000223#define CONFIG_SYS_NAND_PAGE_COUNT 64
224#define CONFIG_SYS_NAND_PAGE_SIZE 2048
225#define CONFIG_SYS_NAND_OOBSIZE 64
226#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
227#define CONFIG_SYS_NAND_5_ADDR_CYCLE
228#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
229#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
230 48, 49, 50, 51, 52, 53, 54, 55,\
231 56, 57, 58, 59, 60, 61, 62, 63}
232#define CONFIG_SYS_NAND_ECCSIZE 256
233#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530234#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Jeroen Hofstee6bd1ecf2015-05-30 10:11:25 +0200235#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Stefano Babic1f76ac12011-11-30 23:56:52 +0000236
Stefano Babic1f76ac12011-11-30 23:56:52 +0000237#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
238
239#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
240#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
241
Stefano Babic1f76ac12011-11-30 23:56:52 +0000242#define CONFIG_CMD_UBIFS
243#define CONFIG_RBTREE
244#define CONFIG_LZO
245#define CONFIG_MTD_PARTITIONS
246#define CONFIG_MTD_DEVICE
247#define CONFIG_CMD_MTDPARTS
248
249/* Setup MTD for NAND on the SOM */
250#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
251#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
Stefano Babic18db74a2012-02-07 23:29:34 +0000252 "1m(u-boot),256k(env1)," \
253 "256k(env2),6m(kernel),-(rootfs)"
Stefano Babic1f76ac12011-11-30 23:56:52 +0000254
Stefano Babic1f76ac12011-11-30 23:56:52 +0000255#define CONFIG_TAM3517_SETTINGS \
256 "netdev=eth0\0" \
257 "nandargs=setenv bootargs root=${nandroot} " \
258 "rootfstype=${nandrootfstype}\0" \
259 "nfsargs=setenv bootargs root=/dev/nfs rw " \
260 "nfsroot=${serverip}:${rootpath}\0" \
261 "ramargs=setenv bootargs root=/dev/ram rw\0" \
262 "addip_sta=setenv bootargs ${bootargs} " \
263 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
264 ":${hostname}:${netdev}:off panic=1\0" \
265 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
266 "addip=if test -n ${ipdyn};then run addip_dyn;" \
267 "else run addip_sta;fi\0" \
268 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
269 "addtty=setenv bootargs ${bootargs}" \
270 " console=ttyO0,${baudrate}\0" \
271 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
272 "loadaddr=82000000\0" \
273 "kernel_addr_r=82000000\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200274 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
275 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000276 "flash_self=run ramargs addip addtty addmtd addmisc;" \
277 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
278 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
279 "bootm ${kernel_addr}\0" \
280 "nandboot=run nandargs addip addtty addmtd addmisc;" \
281 "nand read ${kernel_addr_r} kernel\0" \
282 "bootm ${kernel_addr_r}\0" \
283 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
284 "run nfsargs addip addtty addmtd addmisc;" \
285 "bootm ${kernel_addr_r}\0" \
286 "net_self=if run net_self_load;then " \
287 "run ramargs addip addtty addmtd addmisc;" \
288 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
289 "else echo Images not loades;fi\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200290 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000291 "load=tftp ${loadaddr} ${u-boot}\0" \
292 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200293 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000294 "uboot_addr=0x80000\0" \
295 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
296 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
297 "updatemlo=nandecc hw;nand erase 0 20000;" \
298 "nand write ${loadaddr} 0 20000\0" \
299 "upd=if run load;then echo Updating u-boot;if run update;" \
300 "then echo U-Boot updated;" \
301 "else echo Error updating u-boot !;" \
302 "echo Board without bootloader !!;" \
303 "fi;" \
304 "else echo U-Boot not downloaded..exiting;fi\0" \
305
Stefano Babicf39fd592012-08-29 01:21:59 +0000306/*
307 * this is common code for all TAM3517 boards.
308 * MAC address is stored from manufacturer in
309 * I2C EEPROM
310 */
311#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
Stefano Babicf39fd592012-08-29 01:21:59 +0000312/*
313 * The I2C EEPROM on the TAM3517 contains
314 * mac address and production data
315 */
316struct tam3517_module_info {
317 char customer[48];
318 char product[48];
319
320 /*
321 * bit 0~47 : sequence number
322 * bit 48~55 : week of year, from 0.
323 * bit 56~63 : year
324 */
325 unsigned long long sequence_number;
326
327 /*
328 * bit 0~7 : revision fixed
329 * bit 8~15 : revision major
330 * bit 16~31 : TNxxx
331 */
332 unsigned int revision;
333 unsigned char eth_addr[4][8];
334 unsigned char _rev[100];
335};
336
Stefano Babic0a152e62012-11-23 05:19:25 +0000337#define TAM3517_READ_EEPROM(info, ret) \
338do { \
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200339 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000340 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \
Stefano Babic0a152e62012-11-23 05:19:25 +0000341 (void *)info, sizeof(*info))) \
342 ret = 1; \
343 else \
344 ret = 0; \
345} while (0)
346
347#define TAM3517_READ_MAC_FROM_EEPROM(info) \
348do { \
349 char buf[80], ethname[20]; \
350 int i; \
Stefano Babicf39fd592012-08-29 01:21:59 +0000351 memset(buf, 0, sizeof(buf)); \
Stefano Babic0a152e62012-11-23 05:19:25 +0000352 for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \
Stefano Babicf39fd592012-08-29 01:21:59 +0000353 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \
Stefano Babic0a152e62012-11-23 05:19:25 +0000354 (info)->eth_addr[i][5], \
355 (info)->eth_addr[i][4], \
356 (info)->eth_addr[i][3], \
357 (info)->eth_addr[i][2], \
358 (info)->eth_addr[i][1], \
359 (info)->eth_addr[i][0]); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000360 \
361 if (i) \
362 sprintf(ethname, "eth%daddr", i); \
363 else \
Ben Whitten34fd6c92015-12-30 13:05:58 +0000364 strcpy(ethname, "ethaddr"); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000365 printf("Setting %s from EEPROM with %s\n", ethname, buf);\
366 setenv(ethname, buf); \
367 } \
368} while (0)
Stefano Babic0a152e62012-11-23 05:19:25 +0000369
370/* The following macros are taken from Technexion's documentation */
371#define TAM3517_sequence_number(info) \
372 ((info)->sequence_number % 0x1000000000000LL)
373#define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100)
374#define TAM3517_year(info) ((info)->sequence_number >> 56)
375#define TAM3517_revision_fixed(info) ((info)->revision % 0x100)
376#define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100)
377#define TAM3517_revision_tn(info) ((info)->revision >> 16)
378
379#define TAM3517_PRINT_SOM_INFO(info) \
380do { \
381 printf("Vendor:%s\n", (info)->customer); \
382 printf("SOM: %s\n", (info)->product); \
383 printf("SeqNr: %02llu%02llu%012llu\n", \
384 TAM3517_year(info), \
385 TAM3517_week_of_year(info), \
386 TAM3517_sequence_number(info)); \
387 printf("Rev: TN%u %u.%u\n", \
388 TAM3517_revision_tn(info), \
389 TAM3517_revision_major(info), \
390 TAM3517_revision_fixed(info)); \
391} while (0)
392
Stefano Babicf39fd592012-08-29 01:21:59 +0000393#endif
394
Stefano Babic1f76ac12011-11-30 23:56:52 +0000395#endif /* __TAM3517_H */