wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net |
| 4 | * |
| 5 | * (C) Copyright 2002 |
| 6 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 7 | * Marius Groeger <mgroeger@sysgo.de> |
| 8 | * |
| 9 | * Configuation settings for the LUBBOCK board. |
| 10 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 11 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #ifndef __CONFIG_H |
| 15 | #define __CONFIG_H |
| 16 | |
| 17 | /* |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 18 | * High Level Configuration Options |
| 19 | * (easy to change) |
| 20 | */ |
Marek Vasut | 85cc88a | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 21 | #define CONFIG_CPU_PXA25X 1 /* This is an PXA250 CPU */ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 22 | #define CONFIG_LUBBOCK 1 /* on an LUBBOCK Board */ |
| 23 | #define CONFIG_LCD 1 |
wdenk | 5fa9b39 | 2004-10-09 22:32:26 +0000 | [diff] [blame] | 24 | #ifdef CONFIG_LCD |
Jeroen Hofstee | c923758 | 2013-01-22 10:44:10 +0000 | [diff] [blame] | 25 | #define CONFIG_PXA_LCD |
wdenk | 5fa9b39 | 2004-10-09 22:32:26 +0000 | [diff] [blame] | 26 | #define CONFIG_SHARP_LM8V31 |
| 27 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | e75f633 | 2009-02-20 03:47:50 +0100 | [diff] [blame] | 28 | #define CONFIG_MMC |
Helmut Raiger | d5a184b | 2011-10-20 04:19:47 +0000 | [diff] [blame] | 29 | #define CONFIG_BOARD_LATE_INIT |
Jean-Christophe PLAGNIOL-VILLARD | 9a576cf | 2007-10-19 00:24:59 +0200 | [diff] [blame] | 30 | #define CONFIG_DOS_PARTITION |
Marek Vasut | c5513e7 | 2010-10-20 20:55:44 +0200 | [diff] [blame] | 31 | #define CONFIG_SYS_TEXT_BASE 0x0 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 32 | |
Jean-Christophe PLAGNIOL-VILLARD | e6b5f1b | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 33 | /* we will never enable dcache, because we have to setup MMU first */ |
Aneesh V | ecee9c8 | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 34 | #define CONFIG_SYS_DCACHE_OFF |
Jean-Christophe PLAGNIOL-VILLARD | e6b5f1b | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 35 | |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 36 | /* |
| 37 | * Size of malloc() pool |
| 38 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 39 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 40 | |
| 41 | /* |
| 42 | * Hardware drivers |
| 43 | */ |
Nishanth Menon | ee1c20f | 2009-10-16 00:06:37 -0500 | [diff] [blame] | 44 | #define CONFIG_LAN91C96 |
wdenk | aa60336 | 2003-05-12 21:50:16 +0000 | [diff] [blame] | 45 | #define CONFIG_LAN91C96_BASE 0x0C000000 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 46 | |
| 47 | /* |
| 48 | * select serial console configuration |
| 49 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ccaed4 | 2009-05-16 22:48:46 +0200 | [diff] [blame] | 50 | #define CONFIG_PXA_SERIAL |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 51 | #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */ |
Marek Vasut | 0d4bef7 | 2012-09-12 12:36:25 +0200 | [diff] [blame] | 52 | #define CONFIG_CONS_INDEX 3 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 53 | |
| 54 | /* allow to overwrite serial and ethaddr */ |
| 55 | #define CONFIG_ENV_OVERWRITE |
| 56 | |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 57 | #define CONFIG_BAUDRATE 115200 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 58 | |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 59 | |
Jon Loeliger | b004421 | 2007-07-04 22:32:57 -0500 | [diff] [blame] | 60 | /* |
Jon Loeliger | 140b69c | 2007-07-10 09:38:02 -0500 | [diff] [blame] | 61 | * BOOTP options |
| 62 | */ |
| 63 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 64 | #define CONFIG_BOOTP_BOOTPATH |
| 65 | #define CONFIG_BOOTP_GATEWAY |
| 66 | #define CONFIG_BOOTP_HOSTNAME |
| 67 | |
| 68 | |
| 69 | /* |
Jon Loeliger | b004421 | 2007-07-04 22:32:57 -0500 | [diff] [blame] | 70 | * Command line configuration. |
| 71 | */ |
| 72 | #include <config_cmd_default.h> |
| 73 | |
Jon Loeliger | b004421 | 2007-07-04 22:32:57 -0500 | [diff] [blame] | 74 | #define CONFIG_CMD_FAT |
| 75 | |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 76 | |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 77 | #define CONFIG_BOOTDELAY 3 |
| 78 | #define CONFIG_ETHADDR 08:00:3e:26:0a:5b |
| 79 | #define CONFIG_NETMASK 255.255.0.0 |
| 80 | #define CONFIG_IPADDR 192.168.0.21 |
| 81 | #define CONFIG_SERVERIP 192.168.0.250 |
Wolfgang Denk | a03f16f | 2005-09-26 00:29:53 +0200 | [diff] [blame] | 82 | #define CONFIG_BOOTCOMMAND "bootm 80000" |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 83 | #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200" |
| 84 | #define CONFIG_CMDLINE_TAG |
Wolfgang Denk | a03f16f | 2005-09-26 00:29:53 +0200 | [diff] [blame] | 85 | #define CONFIG_TIMESTAMP |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 86 | |
Jon Loeliger | b004421 | 2007-07-04 22:32:57 -0500 | [diff] [blame] | 87 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 88 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 89 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 90 | #endif |
| 91 | |
| 92 | /* |
| 93 | * Miscellaneous configurable options |
| 94 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_HUSH_PARSER 1 |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 96 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 98 | #ifdef CONFIG_SYS_HUSH_PARSER |
| 99 | #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 100 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 102 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 104 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 105 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 106 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 107 | #define CONFIG_SYS_DEVICE_NULLDEV 1 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 108 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */ |
| 110 | #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 111 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DRAM_BASE + 0x8000) /* default load address */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 113 | |
Micha Kalfon | 8a75a5b | 2009-02-11 19:50:11 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_HZ 1000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 116 | |
Jean-Christophe PLAGNIOL-VILLARD | e75f633 | 2009-02-20 03:47:50 +0100 | [diff] [blame] | 117 | #ifdef CONFIG_MMC |
Marek Vasut | d2f3bbd | 2012-09-30 10:09:49 +0000 | [diff] [blame] | 118 | #define CONFIG_GENERIC_MMC |
| 119 | #define CONFIG_PXA_MMC_GENERIC |
Jean-Christophe PLAGNIOL-VILLARD | e75f633 | 2009-02-20 03:47:50 +0100 | [diff] [blame] | 120 | #define CONFIG_CMD_MMC |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_MMC_BASE 0xF0000000 |
Jean-Christophe PLAGNIOL-VILLARD | e75f633 | 2009-02-20 03:47:50 +0100 | [diff] [blame] | 122 | #endif |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 123 | |
| 124 | /* |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 125 | * Physical Memory Map |
| 126 | */ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 127 | #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */ |
| 128 | #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */ |
| 129 | #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */ |
| 130 | #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */ |
| 131 | #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */ |
| 132 | #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */ |
| 133 | #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */ |
| 134 | #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */ |
| 135 | #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 136 | |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 137 | #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ |
| 138 | #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */ |
| 139 | #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */ |
| 140 | #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */ |
| 141 | #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_DRAM_BASE 0xa0000000 |
| 144 | #define CONFIG_SYS_DRAM_SIZE 0x04000000 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 145 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 147 | |
Marek Vasut | 62f66a5 | 2010-09-23 09:46:57 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
Marek Vasut | 8a85f7d | 2011-11-26 12:04:11 +0100 | [diff] [blame] | 149 | #define CONFIG_SYS_INIT_SP_ADDR 0xfffff800 |
Marek Vasut | 62f66a5 | 2010-09-23 09:46:57 +0200 | [diff] [blame] | 150 | |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 151 | #define FPGA_REGS_BASE_PHYSICAL 0x08000000 |
| 152 | |
| 153 | /* |
| 154 | * GPIO settings |
| 155 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_GPSR0_VAL 0x00008000 |
| 157 | #define CONFIG_SYS_GPSR1_VAL 0x00FC0382 |
| 158 | #define CONFIG_SYS_GPSR2_VAL 0x0001FFFF |
| 159 | #define CONFIG_SYS_GPCR0_VAL 0x00000000 |
| 160 | #define CONFIG_SYS_GPCR1_VAL 0x00000000 |
| 161 | #define CONFIG_SYS_GPCR2_VAL 0x00000000 |
| 162 | #define CONFIG_SYS_GPDR0_VAL 0x0060A800 |
| 163 | #define CONFIG_SYS_GPDR1_VAL 0x00FF0382 |
| 164 | #define CONFIG_SYS_GPDR2_VAL 0x0001C000 |
| 165 | #define CONFIG_SYS_GAFR0_L_VAL 0x98400000 |
| 166 | #define CONFIG_SYS_GAFR0_U_VAL 0x00002950 |
| 167 | #define CONFIG_SYS_GAFR1_L_VAL 0x000A9558 |
| 168 | #define CONFIG_SYS_GAFR1_U_VAL 0x0005AAAA |
| 169 | #define CONFIG_SYS_GAFR2_L_VAL 0xA0000000 |
| 170 | #define CONFIG_SYS_GAFR2_U_VAL 0x00000002 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_PSSR_VAL 0x20 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 173 | |
Marek Vasut | c5513e7 | 2010-10-20 20:55:44 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_CCCR CCCR_L27|CCCR_M2|CCCR_N10 |
| 175 | #define CONFIG_SYS_CKEN 0x0 |
| 176 | |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 177 | /* |
| 178 | * Memory settings |
| 179 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_MSC0_VAL 0x23F223F2 |
| 181 | #define CONFIG_SYS_MSC1_VAL 0x3FF1A441 |
| 182 | #define CONFIG_SYS_MSC2_VAL 0x7FF97FF1 |
| 183 | #define CONFIG_SYS_MDCNFG_VAL 0x00001AC9 |
| 184 | #define CONFIG_SYS_MDREFR_VAL 0x00018018 |
| 185 | #define CONFIG_SYS_MDMRS_VAL 0x00000000 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 186 | |
Marek Vasut | c5513e7 | 2010-10-20 20:55:44 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_FLYCNFG_VAL 0x00000000 |
| 188 | #define CONFIG_SYS_SXCNFG_VAL 0x00000000 |
| 189 | |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 190 | /* |
| 191 | * PCMCIA and CF Interfaces |
| 192 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_MECR_VAL 0x00000000 |
| 194 | #define CONFIG_SYS_MCMEM0_VAL 0x00010504 |
| 195 | #define CONFIG_SYS_MCMEM1_VAL 0x00010504 |
| 196 | #define CONFIG_SYS_MCATT0_VAL 0x00010504 |
| 197 | #define CONFIG_SYS_MCATT1_VAL 0x00010504 |
| 198 | #define CONFIG_SYS_MCIO0_VAL 0x00004715 |
| 199 | #define CONFIG_SYS_MCIO1_VAL 0x00004715 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 200 | |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 201 | #define _LED 0x08000010 |
| 202 | #define LED_BLANK 0x08000040 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 203 | |
| 204 | /* |
| 205 | * FLASH and environment organization |
| 206 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 208 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 209 | |
| 210 | /* timeout values are in ticks */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 212 | #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 213 | |
Wolfgang Denk | a03f16f | 2005-09-26 00:29:53 +0200 | [diff] [blame] | 214 | /* NOTE: many default partitioning schemes assume the kernel starts at the |
| 215 | * second sector, not an environment. You have been warned! |
| 216 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 218 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 219 | #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SECT_SIZE) |
| 220 | #define CONFIG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE |
| 221 | #define CONFIG_ENV_SIZE (PHYS_FLASH_SECT_SIZE / 16) |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 222 | |
| 223 | |
| 224 | /* |
| 225 | * FPGA Offsets |
| 226 | */ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 227 | #define WHOAMI_OFFSET 0x00 |
| 228 | #define HEXLED_OFFSET 0x10 |
| 229 | #define BLANKLED_OFFSET 0x40 |
| 230 | #define DISCRETELED_OFFSET 0x40 |
| 231 | #define CNFG_SWITCHES_OFFSET 0x50 |
| 232 | #define USER_SWITCHES_OFFSET 0x60 |
| 233 | #define MISC_WR_OFFSET 0x80 |
| 234 | #define MISC_RD_OFFSET 0x90 |
| 235 | #define INT_MASK_OFFSET 0xC0 |
| 236 | #define INT_CLEAR_OFFSET 0xD0 |
| 237 | #define GP_OFFSET 0x100 |
wdenk | da27dcf | 2002-09-10 19:19:06 +0000 | [diff] [blame] | 238 | |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 239 | #endif /* __CONFIG_H */ |