blob: e9c5bc0632233a008005a171ea02ba58e9b8e647 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +05302/*
Marcel Ziswiler2ad32042019-03-25 17:25:00 +01003 * Copyright 2015-2019 Toradex, Inc.
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +05304 *
5 * Based on vf610twr.c:
6 * Copyright 2013 Freescale Semiconductor, Inc.
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +05307 */
8
9#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -070010#include <init.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060011#include <asm/global_data.h>
Marcel Ziswiler2ad32042019-03-25 17:25:00 +010012
13#include <asm/arch/clock.h>
14#include <asm/arch/crm_regs.h>
15#include <asm/arch/ddrmc-vf610.h>
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +053016#include <asm/arch/imx-regs.h>
17#include <asm/arch/iomux-vf610.h>
Marcel Ziswiler2ad32042019-03-25 17:25:00 +010018#include <asm/gpio.h>
19#include <asm/io.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060020#include <env.h>
Stefan Agner1f8ced92016-11-30 13:41:54 -080021#include <fdt_support.h>
Stefan Agner13011752017-04-11 11:12:14 +053022#include <fsl_dcu_fb.h>
Marcel Ziswiler2ad32042019-03-25 17:25:00 +010023#include <g_dnl.h>
Stefan Agner1f8ced92016-11-30 13:41:54 -080024#include <jffs2/load_kernel.h>
Stefan Agner1f8ced92016-11-30 13:41:54 -080025#include <mtd_node.h>
Sanchayan Maityffb89592015-11-12 11:47:35 +053026#include <usb.h>
Marcel Ziswiler2ad32042019-03-25 17:25:00 +010027
Stefan Agner98ffd0f2016-11-30 13:41:53 -080028#include "../common/tdx-common.h"
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +053029
30DECLARE_GLOBAL_DATA_PTR;
31
Gerard Salvatella108d7392018-11-19 15:54:10 +010032#define PTC0_GPIO_45 45
Sanchayan Maitya5c270e2015-06-01 18:37:25 +053033
Albert ARIBAUD \\(3ADEV\\)25ac8ce2015-09-21 22:43:37 +020034static struct ddrmc_cr_setting colibri_vf_cr_settings[] = {
Stefan Agnerb320ca52019-03-25 17:25:11 +010035 { DDRMC_CR79_CTLUPD_AREF(1), 79 },
36 /* sets manual values for read lvl. (gate) delay of data slice 0/1 */
37 { DDRMC_CR105_RDLVL_DL_0(28), 105 },
38 { DDRMC_CR106_RDLVL_GTDL_0(24), 106 },
39 { DDRMC_CR110_RDLVL_DL_1(28) | DDRMC_CR110_RDLVL_GTDL_1(24), 110 },
40 { DDRMC_CR102_RDLVL_GT_REGEN | DDRMC_CR102_RDLVL_REG_EN, 102 },
41
Albert ARIBAUD \\(3ADEV\\)25ac8ce2015-09-21 22:43:37 +020042 /* AXI */
43 { DDRMC_CR117_AXI0_W_PRI(0) | DDRMC_CR117_AXI0_R_PRI(0), 117 },
44 { DDRMC_CR118_AXI1_W_PRI(1) | DDRMC_CR118_AXI1_R_PRI(1), 118 },
45 { DDRMC_CR120_AXI0_PRI1_RPRI(2) |
46 DDRMC_CR120_AXI0_PRI0_RPRI(2), 120 },
47 { DDRMC_CR121_AXI0_PRI3_RPRI(2) |
48 DDRMC_CR121_AXI0_PRI2_RPRI(2), 121 },
49 { DDRMC_CR122_AXI1_PRI1_RPRI(1) | DDRMC_CR122_AXI1_PRI0_RPRI(1) |
50 DDRMC_CR122_AXI0_PRIRLX(100), 122 },
51 { DDRMC_CR123_AXI1_P_ODR_EN | DDRMC_CR123_AXI1_PRI3_RPRI(1) |
52 DDRMC_CR123_AXI1_PRI2_RPRI(1), 123 },
53 { DDRMC_CR124_AXI1_PRIRLX(100), 124 },
54 { DDRMC_CR126_PHY_RDLAT(8), 126 },
55 { DDRMC_CR132_WRLAT_ADJ(5) |
56 DDRMC_CR132_RDLAT_ADJ(6), 132 },
57 { DDRMC_CR137_PHYCTL_DL(2), 137 },
58 { DDRMC_CR138_PHY_WRLV_MXDL(256) |
59 DDRMC_CR138_PHYDRAM_CK_EN(1), 138 },
60 { DDRMC_CR139_PHY_WRLV_RESPLAT(4) | DDRMC_CR139_PHY_WRLV_LOAD(7) |
61 DDRMC_CR139_PHY_WRLV_DLL(3) |
62 DDRMC_CR139_PHY_WRLV_EN(3), 139 },
63 { DDRMC_CR140_PHY_WRLV_WW(64), 140 },
64 { DDRMC_CR143_RDLV_GAT_MXDL(1536) |
65 DDRMC_CR143_RDLV_MXDL(128), 143 },
66 { DDRMC_CR144_PHY_RDLVL_RES(4) | DDRMC_CR144_PHY_RDLV_LOAD(7) |
67 DDRMC_CR144_PHY_RDLV_DLL(3) |
68 DDRMC_CR144_PHY_RDLV_EN(3), 144 },
69 { DDRMC_CR145_PHY_RDLV_RR(64), 145 },
70 { DDRMC_CR146_PHY_RDLVL_RESP(64), 146 },
71 { DDRMC_CR147_RDLV_RESP_MASK(983040), 147 },
72 { DDRMC_CR148_RDLV_GATE_RESP_MASK(983040), 148 },
73 { DDRMC_CR151_RDLV_GAT_DQ_ZERO_CNT(1) |
74 DDRMC_CR151_RDLVL_DQ_ZERO_CNT(1), 151 },
75
76 { DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(13) |
77 DDRMC_CR154_PAD_ZQ_MODE(1) |
78 DDRMC_CR154_DDR_SEL_PAD_CONTR(3) |
79 DDRMC_CR154_PAD_ZQ_HW_FOR(1), 154 },
Stefan Agner0405f252018-12-04 11:10:18 +010080 { DDRMC_CR155_PAD_ODT_BYTE1(2) | DDRMC_CR155_PAD_ODT_BYTE0(2), 155 },
Albert ARIBAUD \\(3ADEV\\)25ac8ce2015-09-21 22:43:37 +020081 { DDRMC_CR158_TWR(6), 158 },
82 { DDRMC_CR161_ODT_EN(1) | DDRMC_CR161_TODTH_RD(2) |
83 DDRMC_CR161_TODTH_WR(2), 161 },
84 /* end marker */
85 { 0, -1 }
86};
87
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +053088int dram_init(void)
89{
90 static const struct ddr3_jedec_timings timings = {
Albert ARIBAUD \\(3ADEV\\)25ac8ce2015-09-21 22:43:37 +020091 .tinit = 5,
92 .trst_pwron = 80000,
93 .cke_inactive = 200000,
94 .wrlat = 5,
95 .caslat_lin = 12,
96 .trc = 21,
97 .trrd = 4,
98 .tccd = 4,
99 .tbst_int_interval = 0,
100 .tfaw = 20,
101 .trp = 6,
102 .twtr = 4,
103 .tras_min = 15,
104 .tmrd = 4,
105 .trtp = 4,
106 .tras_max = 28080,
107 .tmod = 12,
108 .tckesr = 4,
109 .tcke = 3,
110 .trcd_int = 6,
111 .tras_lockout = 0,
112 .tdal = 12,
Fabio Estevamd19b7822015-10-13 23:54:32 -0300113 .bstlen = 3,
Stefan Agner8661b8d2019-03-25 17:25:10 +0100114 .tdll = 512, /* not applicable since freq. scaling
115 * is not used
116 */
Albert ARIBAUD \\(3ADEV\\)25ac8ce2015-09-21 22:43:37 +0200117 .trp_ab = 6,
118 .tref = 3120,
119 .trfc = 64,
120 .tref_int = 0,
121 .tpdex = 3,
122 .txpdll = 10,
Stefan Agner8661b8d2019-03-25 17:25:10 +0100123 .txsnr = 68, /* changed to conform to JEDEC
124 * specifications
125 */
126 .txsr = 506, /* changed to conform to JEDEC
127 * specifications
128 */
Albert ARIBAUD \\(3ADEV\\)25ac8ce2015-09-21 22:43:37 +0200129 .cksrx = 5,
130 .cksre = 5,
131 .freq_chg_en = 0,
132 .zqcl = 256,
133 .zqinit = 512,
134 .zqcs = 64,
135 .ref_per_zq = 64,
136 .zqcs_rotate = 0,
137 .aprebit = 10,
138 .cmd_age_cnt = 64,
139 .age_cnt = 64,
140 .q_fullness = 7,
141 .odt_rd_mapcs0 = 0,
142 .odt_wr_mapcs0 = 1,
143 .wlmrd = 40,
144 .wldqsen = 25,
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530145 };
146
Albert ARIBAUD \\(3ADEV\\)25ac8ce2015-09-21 22:43:37 +0200147 ddrmc_ctrl_init_ddr3(&timings, colibri_vf_cr_settings, NULL, 1, 2);
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530148 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
149
150 return 0;
151}
152
Bhuvanchandra DV7a27ba62015-06-01 18:37:17 +0530153#ifdef CONFIG_VYBRID_GPIO
154static void setup_iomux_gpio(void)
155{
156 static const iomux_v3_cfg_t gpio_pads[] = {
157 VF610_PAD_PTA17__GPIO_7,
158 VF610_PAD_PTA20__GPIO_10,
159 VF610_PAD_PTA21__GPIO_11,
160 VF610_PAD_PTA30__GPIO_20,
161 VF610_PAD_PTA31__GPIO_21,
162 VF610_PAD_PTB0__GPIO_22,
163 VF610_PAD_PTB1__GPIO_23,
164 VF610_PAD_PTB6__GPIO_28,
165 VF610_PAD_PTB7__GPIO_29,
166 VF610_PAD_PTB8__GPIO_30,
167 VF610_PAD_PTB9__GPIO_31,
168 VF610_PAD_PTB12__GPIO_34,
169 VF610_PAD_PTB13__GPIO_35,
170 VF610_PAD_PTB16__GPIO_38,
171 VF610_PAD_PTB17__GPIO_39,
172 VF610_PAD_PTB18__GPIO_40,
173 VF610_PAD_PTB21__GPIO_43,
174 VF610_PAD_PTB22__GPIO_44,
175 VF610_PAD_PTC0__GPIO_45,
176 VF610_PAD_PTC1__GPIO_46,
177 VF610_PAD_PTC2__GPIO_47,
178 VF610_PAD_PTC3__GPIO_48,
179 VF610_PAD_PTC4__GPIO_49,
180 VF610_PAD_PTC5__GPIO_50,
181 VF610_PAD_PTC6__GPIO_51,
182 VF610_PAD_PTC7__GPIO_52,
183 VF610_PAD_PTC8__GPIO_53,
184 VF610_PAD_PTD31__GPIO_63,
185 VF610_PAD_PTD30__GPIO_64,
186 VF610_PAD_PTD29__GPIO_65,
187 VF610_PAD_PTD28__GPIO_66,
188 VF610_PAD_PTD27__GPIO_67,
189 VF610_PAD_PTD26__GPIO_68,
190 VF610_PAD_PTD25__GPIO_69,
191 VF610_PAD_PTD24__GPIO_70,
192 VF610_PAD_PTD9__GPIO_88,
193 VF610_PAD_PTD10__GPIO_89,
194 VF610_PAD_PTD11__GPIO_90,
195 VF610_PAD_PTD12__GPIO_91,
196 VF610_PAD_PTD13__GPIO_92,
197 VF610_PAD_PTB23__GPIO_93,
198 VF610_PAD_PTB26__GPIO_96,
199 VF610_PAD_PTB28__GPIO_98,
Bhuvanchandra DV7a27ba62015-06-01 18:37:17 +0530200 VF610_PAD_PTC30__GPIO_103,
201 VF610_PAD_PTA7__GPIO_134,
202 };
203
204 imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
205}
206#endif
207
Stefan Agner13011752017-04-11 11:12:14 +0530208#ifdef CONFIG_VIDEO_FSL_DCU_FB
209static void setup_iomux_fsl_dcu(void)
210{
211 static const iomux_v3_cfg_t dcu0_pads[] = {
212 VF610_PAD_PTE0__DCU0_HSYNC,
213 VF610_PAD_PTE1__DCU0_VSYNC,
214 VF610_PAD_PTE2__DCU0_PCLK,
215 VF610_PAD_PTE4__DCU0_DE,
216 VF610_PAD_PTE5__DCU0_R0,
217 VF610_PAD_PTE6__DCU0_R1,
218 VF610_PAD_PTE7__DCU0_R2,
219 VF610_PAD_PTE8__DCU0_R3,
220 VF610_PAD_PTE9__DCU0_R4,
221 VF610_PAD_PTE10__DCU0_R5,
222 VF610_PAD_PTE11__DCU0_R6,
223 VF610_PAD_PTE12__DCU0_R7,
224 VF610_PAD_PTE13__DCU0_G0,
225 VF610_PAD_PTE14__DCU0_G1,
226 VF610_PAD_PTE15__DCU0_G2,
227 VF610_PAD_PTE16__DCU0_G3,
228 VF610_PAD_PTE17__DCU0_G4,
229 VF610_PAD_PTE18__DCU0_G5,
230 VF610_PAD_PTE19__DCU0_G6,
231 VF610_PAD_PTE20__DCU0_G7,
232 VF610_PAD_PTE21__DCU0_B0,
233 VF610_PAD_PTE22__DCU0_B1,
234 VF610_PAD_PTE23__DCU0_B2,
235 VF610_PAD_PTE24__DCU0_B3,
236 VF610_PAD_PTE25__DCU0_B4,
237 VF610_PAD_PTE26__DCU0_B5,
238 VF610_PAD_PTE27__DCU0_B6,
239 VF610_PAD_PTE28__DCU0_B7,
240 };
241
242 imx_iomux_v3_setup_multiple_pads(dcu0_pads, ARRAY_SIZE(dcu0_pads));
243}
244
245static void setup_tcon(void)
246{
247 setbits_le32(TCON0_BASE_ADDR, (1 << 29));
248}
249#endif
250
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530251static inline int is_colibri_vf61(void)
252{
253 struct mscm *mscm = (struct mscm *)MSCM_BASE_ADDR;
254
255 /*
256 * Detect board type by Level 2 Cache: VF50 don't have any
257 * Level 2 Cache.
258 */
259 return !!mscm->cpxcfg1;
260}
261
262static void clock_init(void)
263{
264 struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
265 struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
266 u32 pfd_clk_sel, ddr_clk_sel;
267
268 clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
269 CCM_CCGR0_UART0_CTRL_MASK);
Bhuvanchandra DV9f23af32015-06-01 18:37:20 +0530270#ifdef CONFIG_FSL_DSPI
271 setbits_le32(&ccm->ccgr0, CCM_CCGR0_DSPI1_CTRL_MASK);
272#endif
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530273 clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
274 CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
275 clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
276 CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
277 CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
278 CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK);
279 clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
280 CCM_CCGR3_ANADIG_CTRL_MASK | CCM_CCGR3_SCSC_CTRL_MASK);
281 clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
282 CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
Marcel Ziswiler510c2dd2019-03-25 17:25:01 +0100283 CCM_CCGR4_GPC_CTRL_MASK);
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530284 clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
285 CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
286 clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
287 CCM_CCGR7_SDHC1_CTRL_MASK);
288 clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
289 CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
290 clrsetbits_le32(&ccm->ccgr10, CCM_REG_CTRL_MASK,
291 CCM_CCGR10_NFC_CTRL_MASK);
292
Stefan Agner027efd82016-11-30 13:41:55 -0800293#ifdef CONFIG_USB_EHCI_VF
Sanchayan Maity7755e532015-04-17 18:56:42 +0530294 setbits_le32(&ccm->ccgr1, CCM_CCGR1_USBC0_CTRL_MASK);
Sanchayan Maity7755e532015-04-17 18:56:42 +0530295 setbits_le32(&ccm->ccgr7, CCM_CCGR7_USBC1_CTRL_MASK);
Stefan Agner027efd82016-11-30 13:41:55 -0800296
297 clrsetbits_le32(&anadig->pll3_ctrl, ANADIG_PLL3_CTRL_BYPASS |
298 ANADIG_PLL3_CTRL_POWERDOWN |
299 ANADIG_PLL3_CTRL_DIV_SELECT,
300 ANADIG_PLL3_CTRL_ENABLE);
301 clrsetbits_le32(&anadig->pll7_ctrl, ANADIG_PLL7_CTRL_BYPASS |
302 ANADIG_PLL7_CTRL_POWERDOWN |
303 ANADIG_PLL7_CTRL_DIV_SELECT,
304 ANADIG_PLL7_CTRL_ENABLE);
Sanchayan Maity7755e532015-04-17 18:56:42 +0530305#endif
306
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530307 clrsetbits_le32(&anadig->pll5_ctrl, ANADIG_PLL5_CTRL_BYPASS |
308 ANADIG_PLL5_CTRL_POWERDOWN, ANADIG_PLL5_CTRL_ENABLE |
309 ANADIG_PLL5_CTRL_DIV_SELECT);
310
311 if (is_colibri_vf61()) {
312 clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL5_CTRL_BYPASS |
313 ANADIG_PLL2_CTRL_POWERDOWN,
314 ANADIG_PLL2_CTRL_ENABLE |
315 ANADIG_PLL2_CTRL_DIV_SELECT);
316 }
317
318 clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
319 ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
320
321 clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
322 CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
323
324 /* See "Typical PLL Configuration" */
325 if (is_colibri_vf61()) {
326 pfd_clk_sel = CCM_CCSR_PLL1_PFD_CLK_SEL(1);
327 ddr_clk_sel = CCM_CCSR_DDRC_CLK_SEL(0);
328 } else {
329 pfd_clk_sel = CCM_CCSR_PLL1_PFD_CLK_SEL(3);
330 ddr_clk_sel = CCM_CCSR_DDRC_CLK_SEL(1);
331 }
332
333 clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK, pfd_clk_sel |
334 CCM_CCSR_PLL2_PFD4_EN | CCM_CCSR_PLL2_PFD3_EN |
335 CCM_CCSR_PLL2_PFD2_EN | CCM_CCSR_PLL2_PFD1_EN |
336 CCM_CCSR_PLL1_PFD4_EN | CCM_CCSR_PLL1_PFD3_EN |
337 CCM_CCSR_PLL1_PFD2_EN | CCM_CCSR_PLL1_PFD1_EN |
338 ddr_clk_sel | CCM_CCSR_FAST_CLK_SEL(1) |
339 CCM_CCSR_SYS_CLK_SEL(4));
340
341 clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
342 CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
343 CCM_CACRR_ARM_CLK_DIV(0));
344 clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
345 CCM_CSCMR1_ESDHC1_CLK_SEL(3) |
346 CCM_CSCMR1_NFC_CLK_SEL(0));
347 clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
348 CCM_CSCDR1_RMII_CLK_EN);
349 clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
350 CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0) |
351 CCM_CSCDR2_NFC_EN);
352 clrsetbits_le32(&ccm->cscdr3, CCM_REG_CTRL_MASK,
Stefan Agner0ac1b1c2016-11-30 13:41:56 -0800353 CCM_CSCDR3_NFC_PRE_DIV(3));
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530354 clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
355 CCM_CSCMR2_RMII_CLK_SEL(2));
Stefan Agner13011752017-04-11 11:12:14 +0530356
357#ifdef CONFIG_VIDEO_FSL_DCU_FB
358 setbits_le32(&ccm->ccgr1, CCM_CCGR1_TCON0_CTRL_MASK);
359 setbits_le32(&ccm->ccgr3, CCM_CCGR3_DCU0_CTRL_MASK);
360#endif
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530361}
362
363static void mscm_init(void)
364{
365 struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
366 int i;
367
368 for (i = 0; i < MSCM_IRSPRC_NUM; i++)
369 writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
370}
371
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530372int board_early_init_f(void)
373{
374 clock_init();
375 mscm_init();
376
Bhuvanchandra DV7a27ba62015-06-01 18:37:17 +0530377#ifdef CONFIG_VYBRID_GPIO
378 setup_iomux_gpio();
379#endif
380
Stefan Agner13011752017-04-11 11:12:14 +0530381#ifdef CONFIG_VIDEO_FSL_DCU_FB
382 setup_tcon();
383 setup_iomux_fsl_dcu();
384#endif
385
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530386 return 0;
387}
388
389#ifdef CONFIG_BOARD_LATE_INIT
390int board_late_init(void)
391{
392 struct src *src = (struct src *)SRC_BASE_ADDR;
393
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530394 if (((src->sbmr2 & SRC_SBMR2_BMOD_MASK) >> SRC_SBMR2_BMOD_SHIFT)
395 == SRC_SBMR2_BMOD_SERIAL) {
396 printf("Serial Downloader recovery mode, disable autoboot\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600397 env_set("bootdelay", "-1");
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530398 }
399
400 return 0;
401}
402#endif /* CONFIG_BOARD_LATE_INIT */
403
404int board_init(void)
405{
406 struct scsc_reg *scsc = (struct scsc_reg *)SCSC_BASE_ADDR;
407
408 /* address of boot parameters */
409 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
410
411 /*
412 * Enable external 32K Oscillator
413 *
414 * The internal clock experiences significant drift
415 * so we must use the external oscillator in order
416 * to maintain correct time in the hwclock
417 */
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530418 setbits_le32(&scsc->sosc_ctr, SCSC_SOSC_CTR_SOSC_EN);
419
420 return 0;
421}
422
423int checkboard(void)
424{
425 if (is_colibri_vf61())
Bhuvanchandra DV66d67f82019-03-25 17:25:05 +0100426 puts("Model: Toradex Colibri VF61\n");
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530427 else
Bhuvanchandra DV66d67f82019-03-25 17:25:05 +0100428 puts("Model: Toradex Colibri VF50\n");
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +0530429
430 return 0;
431}
Sanchayan Maity7755e532015-04-17 18:56:42 +0530432
Stefan Agner98ffd0f2016-11-30 13:41:53 -0800433#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900434int ft_board_setup(void *blob, struct bd_info *bd)
Stefan Agner98ffd0f2016-11-30 13:41:53 -0800435{
Igor Opaniuk295ef9d2019-06-10 14:47:50 +0300436#ifndef CONFIG_DM_VIDEO
Stefan Agner13011752017-04-11 11:12:14 +0530437 int ret = 0;
Igor Opaniuk295ef9d2019-06-10 14:47:50 +0300438#endif
Stefan Agner1f8ced92016-11-30 13:41:54 -0800439#ifdef CONFIG_FDT_FIXUP_PARTITIONS
Masahiro Yamada20ead6f2018-07-19 16:28:23 +0900440 static const struct node_info nodes[] = {
Stefan Agner1f8ced92016-11-30 13:41:54 -0800441 { "fsl,vf610-nfc", MTD_DEV_TYPE_NAND, }, /* NAND flash */
442 };
443
444 /* Update partition nodes using info from mtdparts env var */
445 puts(" Updating MTD partitions...\n");
446 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
447#endif
Igor Opaniuk295ef9d2019-06-10 14:47:50 +0300448#if defined(CONFIG_VIDEO_FSL_DCU_FB) && !defined(CONFIG_DM_VIDEO)
Stefan Agner13011752017-04-11 11:12:14 +0530449 ret = fsl_dcu_fixedfb_setup(blob);
450 if (ret)
451 return ret;
452#endif
Stefan Agner1f8ced92016-11-30 13:41:54 -0800453
Stefan Agner98ffd0f2016-11-30 13:41:53 -0800454 return ft_common_board_setup(blob, bd);
455}
456#endif
457
Gerard Salvatella108d7392018-11-19 15:54:10 +0100458/*
459 * Backlight off before OS handover
460 */
461void board_preboot_os(void)
462{
463 gpio_request(PTC0_GPIO_45, "BL_ON");
464 gpio_direction_output(PTC0_GPIO_45, 0);
465}