blob: f8ce2108c1c5f6de196f1a2d82b3ea30e299a239 [file] [log] [blame]
wdenk9f664dd2004-06-09 21:50:45 +00001/*
2 * board/mx1ads/mx1ads.c
wdenk9e930b62004-06-19 21:19:10 +00003 *
wdenk9f664dd2004-06-09 21:50:45 +00004 * (c) Copyright 2004
5 * Techware Information Technology, Inc.
6 * http://www.techware.com.tw/
7 *
8 * Ming-Len Wu <minglen_wu@techware.com.tw>
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
wdenk9f664dd2004-06-09 21:50:45 +000026#include <common.h>
Ben Warren3bf5d832009-08-25 13:09:37 -070027#include <netdev.h>
wdenk7ac16102004-08-01 22:48:16 +000028/*#include <mc9328.h>*/
wdenkf9c57a22005-04-03 14:26:46 +000029#include <asm/arch/imx-regs.h>
wdenk9f664dd2004-06-09 21:50:45 +000030
Wolfgang Denk6405a152006-03-31 18:32:53 +020031DECLARE_GLOBAL_DATA_PTR;
wdenk9f664dd2004-06-09 21:50:45 +000032
33#define FCLK_SPEED 1
34
35#if FCLK_SPEED==0 /* Fout = 203MHz, Fin = 12MHz for Audio */
36#define M_MDIV 0xC3
37#define M_PDIV 0x4
38#define M_SDIV 0x1
39#elif FCLK_SPEED==1 /* Fout = 202.8MHz */
40#define M_MDIV 0xA1
41#define M_PDIV 0x3
42#define M_SDIV 0x1
43#endif
44
45#define USB_CLOCK 1
46
47#if USB_CLOCK==0
48#define U_M_MDIV 0xA1
49#define U_M_PDIV 0x3
50#define U_M_SDIV 0x1
51#elif USB_CLOCK==1
52#define U_M_MDIV 0x48
53#define U_M_PDIV 0x3
54#define U_M_SDIV 0x2
55#endif
56
57#if 0
58
Wolfgang Denk6405a152006-03-31 18:32:53 +020059static inline void delay (unsigned long loops)
60{
wdenk9f664dd2004-06-09 21:50:45 +000061 __asm__ volatile ("1:\n"
Wolfgang Denk6405a152006-03-31 18:32:53 +020062 "subs %0, %1, #1\n"
63 "bne 1b":"=r" (loops):"0" (loops));
wdenk9f664dd2004-06-09 21:50:45 +000064}
65
wdenk9e930b62004-06-19 21:19:10 +000066#endif
wdenk9f664dd2004-06-09 21:50:45 +000067
68/*
69 * Miscellaneous platform dependent initialisations
70 */
71
Wolfgang Denk6405a152006-03-31 18:32:53 +020072void SetAsynchMode (void)
73{
74 __asm__ ("mrc p15,0,r0,c1,c0,0 \n"
75 "mov r2, #0xC0000000 \n"
76 "orr r0,r2,r0 \n" "mcr p15,0,r0,c1,c0,0 \n");
wdenk9f664dd2004-06-09 21:50:45 +000077}
wdenk9e930b62004-06-19 21:19:10 +000078
wdenk9f664dd2004-06-09 21:50:45 +000079static u32 mc9328sid;
80
Wolfgang Denk6405a152006-03-31 18:32:53 +020081int board_init (void)
82{
83 volatile unsigned int tmp;
wdenk9f664dd2004-06-09 21:50:45 +000084
Wolfgang Denk6405a152006-03-31 18:32:53 +020085 mc9328sid = SIDR;
wdenk9f664dd2004-06-09 21:50:45 +000086
Wolfgang Denk6405a152006-03-31 18:32:53 +020087 GPCR = 0x000003AB; /* I/O pad driving strength */
wdenk9f664dd2004-06-09 21:50:45 +000088
Wolfgang Denka1be4762008-05-20 16:00:29 +020089 /* MX1_CS1U = 0x00000A00; */ /* SRAM initialization */
90/* MX1_CS1L = 0x11110601; */
wdenk9f664dd2004-06-09 21:50:45 +000091
Wolfgang Denk6405a152006-03-31 18:32:53 +020092 MPCTL0 = 0x04632410; /* setting for 150 MHz MCU PLL CLK */
wdenk9f664dd2004-06-09 21:50:45 +000093
94/* set FCLK divider 1 (i.e. FCLK to MCU PLL CLK) and
95 * BCLK divider to 2 (i.e. BCLK to 48 MHz)
96 */
Wolfgang Denk6405a152006-03-31 18:32:53 +020097 CSCR = 0xAF000403;
wdenk9f664dd2004-06-09 21:50:45 +000098
Wolfgang Denk6405a152006-03-31 18:32:53 +020099 CSCR |= 0x00200000; /* Trigger the restart bit(bit 21) */
100 CSCR &= 0xFFFF7FFF; /* Program PRESC bit(bit 15) to 0 to divide-by-1 */
wdenk9f664dd2004-06-09 21:50:45 +0000101
102/* setup cs4 for cs8900 ethernet */
wdenk9e930b62004-06-19 21:19:10 +0000103
Wolfgang Denk6405a152006-03-31 18:32:53 +0200104 CS4U = 0x00000F00; /* Initialize CS4 for CS8900 ethernet */
105 CS4L = 0x00001501;
wdenk9e930b62004-06-19 21:19:10 +0000106
Wolfgang Denk6405a152006-03-31 18:32:53 +0200107 GIUS (0) &= 0xFF3FFFFF;
108 GPR (0) &= 0xFF3FFFFF;
wdenk9e930b62004-06-19 21:19:10 +0000109
Wolfgang Denk6405a152006-03-31 18:32:53 +0200110 tmp = *(unsigned int *) (0x1500000C);
111 tmp = *(unsigned int *) (0x1500000C);
wdenk9f664dd2004-06-09 21:50:45 +0000112
Wolfgang Denk6405a152006-03-31 18:32:53 +0200113 SetAsynchMode ();
wdenk9f664dd2004-06-09 21:50:45 +0000114
wdenk767fbd42004-10-10 18:41:04 +0000115 gd->bd->bi_arch_number = MACH_TYPE_MX1ADS;
wdenk9f664dd2004-06-09 21:50:45 +0000116
Wolfgang Denk6405a152006-03-31 18:32:53 +0200117 gd->bd->bi_boot_params = 0x08000100; /* adress of boot parameters */
wdenk9f664dd2004-06-09 21:50:45 +0000118
Wolfgang Denk6405a152006-03-31 18:32:53 +0200119 icache_enable ();
120 dcache_enable ();
wdenk9f664dd2004-06-09 21:50:45 +0000121
122/* set PERCLKs */
Wolfgang Denk6405a152006-03-31 18:32:53 +0200123 PCDR = 0x00000055; /* set PERCLKS */
wdenk9e930b62004-06-19 21:19:10 +0000124
125/* PERCLK3 is only used by SSI so the SSI driver can set it any value it likes
126 * PERCLK1 and PERCLK2 are shared so DO NOT change it in any other place
wdenk9f664dd2004-06-09 21:50:45 +0000127 * all sources selected as normal interrupt
128 */
wdenk9f664dd2004-06-09 21:50:45 +0000129
wdenk7ac16102004-08-01 22:48:16 +0000130/* MX1_INTTYPEH = 0;
131 MX1_INTTYPEL = 0;
132*/
wdenk9f664dd2004-06-09 21:50:45 +0000133 return 0;
134}
135
Wolfgang Denk6405a152006-03-31 18:32:53 +0200136int board_late_init (void)
137{
wdenk9f664dd2004-06-09 21:50:45 +0000138
Wolfgang Denk6405a152006-03-31 18:32:53 +0200139 setenv ("stdout", "serial");
140 setenv ("stderr", "serial");
wdenk9f664dd2004-06-09 21:50:45 +0000141
Wolfgang Denk6405a152006-03-31 18:32:53 +0200142 switch (mc9328sid) {
143 case 0x0005901d:
144 printf ("MX1ADS board with MC9328 MX1 (0L44N), Silicon ID 0x%08x \n\n",
145 mc9328sid);
146 break;
147 case 0x04d4c01d:
148 printf ("MX1ADS board with MC9328 MXL (1L45N), Silicon ID 0x%08x \n\n",
149 mc9328sid);
150 break;
151 case 0x00d4c01d:
152 printf ("MX1ADS board with MC9328 MXL (2L45N), Silicon ID 0x%08x \n\n",
153 mc9328sid);
154 break;
wdenk9f664dd2004-06-09 21:50:45 +0000155
Wolfgang Denk6405a152006-03-31 18:32:53 +0200156 default:
157 printf ("MX1ADS board with UNKNOWN MC9328 cpu, Silicon ID 0x%08x \n",
158 mc9328sid);
159 break;
wdenk9f664dd2004-06-09 21:50:45 +0000160 }
wdenk9f664dd2004-06-09 21:50:45 +0000161 return 0;
wdenk9e930b62004-06-19 21:19:10 +0000162}
163
Wolfgang Denk6405a152006-03-31 18:32:53 +0200164int dram_init (void)
165{
wdenk9f664dd2004-06-09 21:50:45 +0000166 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
Wolfgang Denk6405a152006-03-31 18:32:53 +0200167 gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
wdenk9f664dd2004-06-09 21:50:45 +0000168
169 return 0;
170}
Ben Warren3bf5d832009-08-25 13:09:37 -0700171
172#ifdef CONFIG_CMD_NET
173int board_eth_init(bd_t *bis)
174{
175 int rc = 0;
176#ifdef CONFIG_CS8900
177 rc = cs8900_initialize(0, CONFIG_CS8900_BASE);
178#endif
179 return rc;
180}
181#endif