Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004 Sandburst Corporation |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | /************************************************************************ |
| 24 | * KAMINOREFDES.h - configuration for the Sandburst Kamino Reference |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 25 | * design. |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 26 | ***********************************************************************/ |
| 27 | |
| 28 | /* |
| 29 | * $Id: KAREF.h,v 1.6 2005/06/03 15:05:25 tsawyer Exp $ |
| 30 | * |
| 31 | */ |
| 32 | |
| 33 | #ifndef __CONFIG_H |
| 34 | #define __CONFIG_H |
| 35 | |
| 36 | /*----------------------------------------------------------------------- |
| 37 | * High Level Configuration Options |
| 38 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 39 | #define CONFIG_KAREF 1 /* Board is Kamino Ref Variant */ |
| 40 | #define CONFIG_440GX 1 /* Specifc GX support */ |
Grzegorz Bernacki | 837bc5b | 2007-06-15 11:19:28 +0200 | [diff] [blame] | 41 | #define CONFIG_440 1 /* ... PPC440 family */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 42 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 43 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 44 | #define CONFIG_MISC_INIT_F 1 /* Call board misc_init_f */ |
| 45 | #define CONFIG_MISC_INIT_R 1 /* Call board misc_init_r */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 46 | |
| 47 | #define CONFIG_SYS_TEXT_BASE 0xFFF80000 |
| 48 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #undef CONFIG_SYS_DRAM_TEST /* Disable-takes long time!*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 50 | #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 51 | |
| 52 | #define CONFIG_VERY_BIG_RAM 1 |
| 53 | #define CONFIG_VERSION_VARIABLE |
| 54 | |
| 55 | #define CONFIG_IDENT_STRING " Sandburst Kamino Reference Design" |
| 56 | |
| 57 | /*----------------------------------------------------------------------- |
| 58 | * Base addresses -- Note these are effective addresses where the |
| 59 | * actual resources get mapped (not physical addresses) |
| 60 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */ |
| 62 | #define CONFIG_SYS_FLASH_BASE 0xfff80000 /* start of FLASH */ |
| 63 | #define CONFIG_SYS_MONITOR_BASE 0xfff80000 /* start of monitor */ |
| 64 | #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */ |
| 66 | #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 67 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 68 | #define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000) |
| 69 | #define CONFIG_SYS_KAREF_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08200000) |
| 70 | #define CONFIG_SYS_OFEM_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08400000) |
| 71 | #define CONFIG_SYS_BME32_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08500000) |
| 72 | #define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700) |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 73 | |
| 74 | /* Here for completeness */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #define CONFIG_SYS_OFEMAC_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08600000) |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 76 | |
| 77 | /*----------------------------------------------------------------------- |
| 78 | * Initial RAM & stack pointer (placed in internal SRAM) |
| 79 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
| 81 | #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE |
| 82 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 84 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 85 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Michael Zaidman | f969a68 | 2010-09-20 08:51:53 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4) |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 87 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Rsrv 256kB for Mon */ |
| 89 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Rsrv 128kB for malloc */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 90 | |
| 91 | /*----------------------------------------------------------------------- |
| 92 | * Serial Port |
| 93 | *----------------------------------------------------------------------*/ |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 94 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 95 | #define CONFIG_SYS_NS16550 |
| 96 | #define CONFIG_SYS_NS16550_SERIAL |
| 97 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 98 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 99 | #define CONFIG_SERIAL_MULTI 1 |
| 100 | #define CONFIG_BAUDRATE 9600 |
| 101 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 103 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 104 | |
| 105 | /*----------------------------------------------------------------------- |
| 106 | * NVRAM/RTC |
| 107 | * |
| 108 | * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located. |
| 109 | * The DS1743 code assumes this condition (i.e. -- it assumes the base |
| 110 | * address for the RTC registers is: |
| 111 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 113 | * |
| 114 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 116 | #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 117 | |
| 118 | /*----------------------------------------------------------------------- |
| 119 | * FLASH related |
| 120 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 122 | #define CONFIG_SYS_MAX_FLASH_SECT 8 /* sectors per device */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 123 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 125 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Flash Erase TO (in ms) */ |
| 126 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO(in ms) */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 127 | |
| 128 | /*----------------------------------------------------------------------- |
| 129 | * DDR SDRAM |
| 130 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 131 | #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup*/ |
| 132 | #define SPD_EEPROM_ADDRESS {0x53} /* SPD i2c spd addresses */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 133 | |
| 134 | /*----------------------------------------------------------------------- |
| 135 | * I2C |
| 136 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 137 | #define CONFIG_HARD_I2C 1 /* I2C hardware support */ |
| 138 | #undef CONFIG_SOFT_I2C /* I2C !bit-banged */ |
Stefan Roese | 3b01e6b | 2010-04-01 14:37:24 +0200 | [diff] [blame] | 139 | #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed 400kHz */ |
| 141 | #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */ |
| 142 | #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 143 | #define CONFIG_I2C_BUS1 1 /* Include i2c bus 1 supp */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 144 | |
| 145 | |
| 146 | /*----------------------------------------------------------------------- |
| 147 | * Environment |
| 148 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | fdb79c3 | 2008-09-10 22:47:59 +0200 | [diff] [blame] | 149 | #define CONFIG_ENV_IS_IN_NVRAM 1 /* Environment uses NVRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 150 | #undef CONFIG_ENV_IS_IN_FLASH /* ... not in flash */ |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 151 | #undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 152 | #define CONFIG_ENV_OVERWRITE 1 /* allow env overwrite */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 153 | |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 154 | #define CONFIG_ENV_SIZE 0x1000 /* Size of Env vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_ENV_ADDR (CONFIG_SYS_NVRAM_BASE_ADDR) |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 156 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 157 | #define CONFIG_BOOTDELAY 5 /* 5 second autoboot */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 158 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 159 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial dnld */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 161 | |
| 162 | /*----------------------------------------------------------------------- |
| 163 | * Networking |
| 164 | *----------------------------------------------------------------------*/ |
Ben Warren | 3a918a6 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 165 | #define CONFIG_PPC4xx_EMAC |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 166 | #define CONFIG_MII 1 /* MII PHY management */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 167 | #define CONFIG_PHY_ADDR 0xff /* no phy on EMAC0 */ |
| 168 | #define CONFIG_PHY1_ADDR 0xff /* no phy on EMAC1 */ |
| 169 | #define CONFIG_PHY2_ADDR 0x08 /* PHY addr, MGMT, EMAC2 */ |
| 170 | #define CONFIG_PHY3_ADDR 0x18 /* PHY addr, LCL, EMAC3 */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 171 | #define CONFIG_HAS_ETH0 |
| 172 | #define CONFIG_HAS_ETH1 |
| 173 | #define CONFIG_HAS_ETH2 |
| 174 | #define CONFIG_HAS_ETH3 |
Stefan Roese | 0c7ffc0 | 2005-08-16 18:18:00 +0200 | [diff] [blame] | 175 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 176 | #define CONFIG_CIS8201_PHY 1 /* RGMII mode for Cicada */ |
| 177 | #define CONFIG_CIS8201_SHORT_ETCH 1 /* Use short etch mode */ |
| 178 | #define CONFIG_PHY_GIGE 1 /* GbE speed/duplex detect */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 179 | #define CONFIG_PHY_RESET_DELAY 1000 |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 180 | #define CONFIG_NETMASK 255.255.0.0 |
| 181 | #define CONFIG_ETHADDR 00:00:00:00:00:00 /* No EMAC 0 support */ |
| 182 | #define CONFIG_ETH1ADDR 00:00:00:00:00:00 /* No EMAC 1 support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_RX_ETH_BUFFER 32 /* #eth rx buff & descrs */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 184 | |
| 185 | |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 186 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 187 | * BOOTP options |
| 188 | */ |
| 189 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 190 | #define CONFIG_BOOTP_BOOTPATH |
| 191 | #define CONFIG_BOOTP_GATEWAY |
| 192 | #define CONFIG_BOOTP_HOSTNAME |
| 193 | |
| 194 | |
| 195 | /* |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 196 | * Command line configuration. |
| 197 | */ |
| 198 | #include <config_cmd_default.h> |
| 199 | |
| 200 | #define CONFIG_CMD_PCI |
| 201 | #define CONFIG_CMD_IRQ |
| 202 | #define CONFIG_CMD_I2C |
| 203 | #define CONFIG_CMD_DHCP |
| 204 | #define CONFIG_CMD_DATE |
| 205 | #define CONFIG_CMD_BEDBUG |
| 206 | #define CONFIG_CMD_PING |
| 207 | #define CONFIG_CMD_DIAG |
| 208 | #define CONFIG_CMD_MII |
| 209 | #define CONFIG_CMD_NET |
| 210 | #define CONFIG_CMD_ELF |
| 211 | #define CONFIG_CMD_IDE |
| 212 | #define CONFIG_CMD_FAT |
| 213 | |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 214 | |
| 215 | /* Include NetConsole support */ |
| 216 | #define CONFIG_NETCONSOLE |
| 217 | |
| 218 | /* Include auto complete with tabs */ |
| 219 | #define CONFIG_AUTO_COMPLETE 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_ALT_MEMTEST 1 /* use real memory test */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 221 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 223 | #define CONFIG_SYS_PROMPT "KaRefDes=> " /* Monitor Command Prompt */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 224 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #define CONFIG_SYS_HUSH_PARSER 1 /* HUSH for ext'd cli */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 226 | |
| 227 | |
| 228 | /*----------------------------------------------------------------------- |
| 229 | * Console Buffer |
| 230 | *----------------------------------------------------------------------*/ |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 231 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 233 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 235 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 237 | /* Print Buffer Size */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */ |
| 239 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buffer Size */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 240 | |
| 241 | /*----------------------------------------------------------------------- |
| 242 | * Memory Test |
| 243 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 245 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 246 | |
| 247 | /*----------------------------------------------------------------------- |
| 248 | * Compact Flash (in true IDE mode) |
| 249 | *----------------------------------------------------------------------*/ |
| 250 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ |
| 251 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 252 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 253 | #define CONFIG_IDE_RESET /* reset for ide supported */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */ |
| 255 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 256 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 257 | #define CONFIG_SYS_ATA_BASE_ADDR 0xF0000000 |
| 258 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
| 259 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */ |
| 260 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses*/ |
| 261 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x100000 /* Offset for alternate registers */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 262 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 263 | #define CONFIG_SYS_ATA_STRIDE 2 /* Directly connected CF, needs a stride |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 264 | to get to the correct offset */ |
| 265 | #define CONFIG_DOS_PARTITION 1 /* Include dos partition */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 266 | |
| 267 | /*----------------------------------------------------------------------- |
| 268 | * PCI |
| 269 | *----------------------------------------------------------------------*/ |
| 270 | /* General PCI */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 271 | #define CONFIG_PCI /* include pci support */ |
| 272 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 273 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_PCI_TARGBASE (CONFIG_SYS_PCI_MEMBASE) |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 275 | |
| 276 | /* Board-specific PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target*/ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 278 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x17BA /* Sandburst */ |
| 280 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 281 | |
| 282 | /* |
| 283 | * For booting Linux, the board info and command line data |
| 284 | * have to be in the first 8 MB of memory, since this is |
| 285 | * the maximum mapped by the Linux kernel during initialization. |
| 286 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 288 | |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 289 | #if defined(CONFIG_CMD_KGDB) |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 290 | #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port baud */ |
| 291 | #define CONFIG_KGDB_SER_INDEX 2 /* kgdb serial port */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 292 | #endif |
| 293 | |
| 294 | /*----------------------------------------------------------------------- |
| 295 | * Miscellaneous configurable options |
| 296 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 297 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 298 | #define CONFIG_SYS_LOAD_ADDR 0x8000000 /* default load address */ |
| 299 | #define CONFIG_SYS_EXTBDINFO 1 /* use extended board_info */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 300 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | #define CONFIG_SYS_HZ 100 /* decr freq: 1 ms ticks */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 302 | |
| 303 | |
| 304 | #endif /* __CONFIG_H */ |