blob: 8636ff4c19e66c2f435e8335ee8352d1c4556d82 [file] [log] [blame]
wdenk1ebf41e2004-01-02 14:00:00 +00001/*
Wolfgang Denk8d82cc02008-09-16 18:02:19 +02002 * (C) Copyright 2000-2008
wdenk1ebf41e2004-01-02 14:00:00 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkb50cde52004-01-24 20:25:54 +000015 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk1ebf41e2004-01-02 14:00:00 +000016 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC866 1 /* This is a MPC866 CPU */
37#define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
38
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020039#define CONFIG_SYS_TEXT_BASE 0x40000000
40
wdenk20bddb32004-09-28 17:59:53 +000041#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
43#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
wdenk20bddb32004-09-28 17:59:53 +000044#define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
wdenkb50cde52004-01-24 20:25:54 +000045 /* (it will be used if there is no */
46 /* 'cpuclk' variable with valid value) */
wdenk1ebf41e2004-01-02 14:00:00 +000047
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#undef CONFIG_SYS_MEASURE_CPUCLK /* Measure real cpu clock */
wdenkfde37042004-01-31 20:06:54 +000049 /* (function measure_gclk() */
50 /* will be called) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#ifdef CONFIG_SYS_MEASURE_CPUCLK
52#define CONFIG_SYS_8XX_XIN 10000000 /* measure_gclk() needs this */
wdenkfde37042004-01-31 20:06:54 +000053#endif
54
wdenkb50cde52004-01-24 20:25:54 +000055#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
Wolfgang Denkf0d526a2009-07-28 22:13:52 +020056#define CONFIG_SYS_SMC_RXBUFLEN 128
57#define CONFIG_SYS_MAXIDLE 10
wdenk1ebf41e2004-01-02 14:00:00 +000058#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
59
wdenkb50cde52004-01-24 20:25:54 +000060#define CONFIG_BOOTCOUNT_LIMIT
wdenk1ebf41e2004-01-02 14:00:00 +000061
62#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
63
64#define CONFIG_BOARD_TYPES 1 /* support board types */
65
wdenkb50cde52004-01-24 20:25:54 +000066#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010067 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk1ebf41e2004-01-02 14:00:00 +000068 "echo"
69
70#undef CONFIG_BOOTARGS
71
wdenkb50cde52004-01-24 20:25:54 +000072#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk1ebf41e2004-01-02 14:00:00 +000073 "netdev=eth0\0" \
74 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010075 "nfsroot=${serverip}:${rootpath}\0" \
wdenk1ebf41e2004-01-02 14:00:00 +000076 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010077 "addip=setenv bootargs ${bootargs} " \
78 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
79 ":${hostname}:${netdev}:off panic=1\0" \
wdenk1ebf41e2004-01-02 14:00:00 +000080 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010081 "bootm ${kernel_addr}\0" \
wdenk1ebf41e2004-01-02 14:00:00 +000082 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010083 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
84 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk1ebf41e2004-01-02 14:00:00 +000085 "rootpath=/opt/eldk/ppc_8xx\0" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020086 "hostname=TQM866M\0" \
87 "bootfile=TQM866M/uImage\0" \
Martin Krause1c1c0332007-09-26 17:55:55 +020088 "fdt_addr=400C0000\0" \
89 "kernel_addr=40100000\0" \
Wolfgang Denk64ab5182007-09-16 02:39:35 +020090 "ramdisk_addr=40280000\0" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020091 "u-boot=TQM866M/u-image.bin\0" \
Martin Krause1c1c0332007-09-26 17:55:55 +020092 "load=tftp 200000 ${u-boot}\0" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020093 "update=prot off 40000000 +${filesize};" \
94 "era 40000000 +${filesize};" \
Martin Krause1c1c0332007-09-26 17:55:55 +020095 "cp.b 200000 40000000 ${filesize};" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020096 "sete filesize;save\0" \
wdenk1ebf41e2004-01-02 14:00:00 +000097 ""
98#define CONFIG_BOOTCOMMAND "run flash_self"
99
100#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk1ebf41e2004-01-02 14:00:00 +0000102
103#undef CONFIG_WATCHDOG /* watchdog disabled */
104
wdenkb50cde52004-01-24 20:25:54 +0000105#define CONFIG_STATUS_LED 1 /* Status LED enabled */
wdenk1ebf41e2004-01-02 14:00:00 +0000106
107#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
108
109/* enable I2C and select the hardware/software driver */
110#undef CONFIG_HARD_I2C /* I2C with hardware support */
wdenkb50cde52004-01-24 20:25:54 +0000111#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
wdenk1ebf41e2004-01-02 14:00:00 +0000112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
114#define CONFIG_SYS_I2C_SLAVE 0xFE
wdenk1ebf41e2004-01-02 14:00:00 +0000115
116#ifdef CONFIG_SOFT_I2C
117/*
118 * Software (bit-bang) I2C driver configuration
119 */
120#define PB_SCL 0x00000020 /* PB 26 */
121#define PB_SDA 0x00000010 /* PB 27 */
122
123#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
124#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
125#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
126#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
127#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
wdenkb50cde52004-01-24 20:25:54 +0000128 else immr->im_cpm.cp_pbdat &= ~PB_SDA
wdenk1ebf41e2004-01-02 14:00:00 +0000129#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
wdenkb50cde52004-01-24 20:25:54 +0000130 else immr->im_cpm.cp_pbdat &= ~PB_SCL
wdenk1ebf41e2004-01-02 14:00:00 +0000131#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
132#endif /* CONFIG_SOFT_I2C */
133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
135#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
136#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
137#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk1ebf41e2004-01-02 14:00:00 +0000138
Jon Loeliger530ca672007-07-09 21:38:02 -0500139/*
140 * BOOTP options
141 */
142#define CONFIG_BOOTP_SUBNETMASK
143#define CONFIG_BOOTP_GATEWAY
144#define CONFIG_BOOTP_HOSTNAME
145#define CONFIG_BOOTP_BOOTPATH
146#define CONFIG_BOOTP_BOOTFILESIZE
147
wdenk1ebf41e2004-01-02 14:00:00 +0000148
149#define CONFIG_MAC_PARTITION
150#define CONFIG_DOS_PARTITION
151
wdenk4b6e9052004-02-06 21:48:22 +0000152#undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
153
154#define CONFIG_TIMESTAMP /* but print image timestmps */
wdenk1ebf41e2004-01-02 14:00:00 +0000155
wdenk1ebf41e2004-01-02 14:00:00 +0000156
Jon Loeligeredccb462007-07-04 22:30:50 -0500157/*
158 * Command line configuration.
159 */
160#include <config_cmd_default.h>
161
162#define CONFIG_CMD_ASKENV
163#define CONFIG_CMD_DHCP
164#define CONFIG_CMD_EEPROM
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200165#define CONFIG_CMD_ELF
Wolfgang Denkbf308ec2009-02-21 21:51:21 +0100166#define CONFIG_CMD_EXT2
Jon Loeligeredccb462007-07-04 22:30:50 -0500167#define CONFIG_CMD_IDE
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200168#define CONFIG_CMD_JFFS2
Jon Loeligeredccb462007-07-04 22:30:50 -0500169#define CONFIG_CMD_NFS
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200170#define CONFIG_CMD_SNTP
Jon Loeligeredccb462007-07-04 22:30:50 -0500171
wdenk1ebf41e2004-01-02 14:00:00 +0000172
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200173#define CONFIG_NETCONSOLE
174
175
wdenk1ebf41e2004-01-02 14:00:00 +0000176/*
177 * Miscellaneous configurable options
178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_LONGHELP /* undef to save memory */
180#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk1ebf41e2004-01-02 14:00:00 +0000181
Wolfgang Denk274bac52006-10-28 02:29:14 +0200182#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
184#ifdef CONFIG_SYS_HUSH_PARSER
185#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk1ebf41e2004-01-02 14:00:00 +0000186#endif
187
Jon Loeligeredccb462007-07-04 22:30:50 -0500188#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk1ebf41e2004-01-02 14:00:00 +0000190#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk1ebf41e2004-01-02 14:00:00 +0000192#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
194#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
195#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk1ebf41e2004-01-02 14:00:00 +0000196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
198#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk1ebf41e2004-01-02 14:00:00 +0000199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk1ebf41e2004-01-02 14:00:00 +0000201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk1ebf41e2004-01-02 14:00:00 +0000203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk1ebf41e2004-01-02 14:00:00 +0000205
206/*
207 * Low Level Configuration Settings
208 * (address mappings, register initial values, etc.)
209 * You should know what you are doing if you make changes here.
210 */
211/*-----------------------------------------------------------------------
212 * Internal Memory Mapped Register
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_IMMR 0xFFF00000
wdenk1ebf41e2004-01-02 14:00:00 +0000215
216/*-----------------------------------------------------------------------
217 * Definitions for initial stack pointer and data area (in DPRAM)
218 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200220#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200221#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk1ebf41e2004-01-02 14:00:00 +0000223
224/*-----------------------------------------------------------------------
225 * Start addresses for the final memory configuration
226 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk1ebf41e2004-01-02 14:00:00 +0000228 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_SDRAM_BASE 0x00000000
230#define CONFIG_SYS_FLASH_BASE 0x40000000
231#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
232#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
233#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
wdenk1ebf41e2004-01-02 14:00:00 +0000234
235/*
236 * For booting Linux, the board info and command line data
237 * have to be in the first 8 MB of memory, since this is
238 * the maximum mapped by the Linux kernel during initialization.
239 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk1ebf41e2004-01-02 14:00:00 +0000241
242/*-----------------------------------------------------------------------
243 * FLASH organization
244 */
Martin Krausec098b0e2007-09-27 11:10:08 +0200245/* use CFI flash driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200247#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
249#define CONFIG_SYS_FLASH_EMPTY_INFO
250#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
251#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
252#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk1ebf41e2004-01-02 14:00:00 +0000253
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200254#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200255#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
256#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
257#define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
wdenk1ebf41e2004-01-02 14:00:00 +0000258
259/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200260#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
261#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk1ebf41e2004-01-02 14:00:00 +0000262
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk4ed40bb2007-09-16 17:10:04 +0200264
Wolfgang Denk8d82cc02008-09-16 18:02:19 +0200265#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
266
wdenk1ebf41e2004-01-02 14:00:00 +0000267/*-----------------------------------------------------------------------
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200268 * Dynamic MTD partition support
269 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100270#define CONFIG_CMD_MTDPARTS
Stefan Roese5dc958f2009-05-12 14:32:58 +0200271#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
272#define CONFIG_FLASH_CFI_MTD
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200273#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
274
275#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
276 "128k(dtb)," \
277 "1920k(kernel)," \
278 "5632(rootfs)," \
Wolfgang Denk1ec16772008-08-12 16:08:38 +0200279 "4m(data)"
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200280
281/*-----------------------------------------------------------------------
wdenk1ebf41e2004-01-02 14:00:00 +0000282 * Hardware Information Block
283 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
285#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
286#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
wdenk1ebf41e2004-01-02 14:00:00 +0000287
288/*-----------------------------------------------------------------------
289 * Cache Configuration
290 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligeredccb462007-07-04 22:30:50 -0500292#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk1ebf41e2004-01-02 14:00:00 +0000294#endif
295
296/*-----------------------------------------------------------------------
297 * SYPCR - System Protection Control 11-9
298 * SYPCR can only be written once after reset!
299 *-----------------------------------------------------------------------
300 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
301 */
302#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk1ebf41e2004-01-02 14:00:00 +0000304 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
305#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk1ebf41e2004-01-02 14:00:00 +0000307#endif
308
309/*-----------------------------------------------------------------------
310 * SIUMCR - SIU Module Configuration 11-6
311 *-----------------------------------------------------------------------
312 * PCMCIA config., multi-function pin tri-state
313 */
wdenkb50cde52004-01-24 20:25:54 +0000314#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk1ebf41e2004-01-02 14:00:00 +0000316#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk1ebf41e2004-01-02 14:00:00 +0000318#endif /* CONFIG_CAN_DRIVER */
319
320/*-----------------------------------------------------------------------
321 * TBSCR - Time Base Status and Control 11-26
322 *-----------------------------------------------------------------------
323 * Clear Reference Interrupt Status, Timebase freezing enabled
324 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk1ebf41e2004-01-02 14:00:00 +0000326
327/*-----------------------------------------------------------------------
wdenk1ebf41e2004-01-02 14:00:00 +0000328 * PISCR - Periodic Interrupt Status and Control 11-31
329 *-----------------------------------------------------------------------
330 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
331 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk1ebf41e2004-01-02 14:00:00 +0000333
334/*-----------------------------------------------------------------------
wdenk1ebf41e2004-01-02 14:00:00 +0000335 * SCCR - System Clock and reset Control Register 15-27
336 *-----------------------------------------------------------------------
337 * Set clock output, timebase and RTC source and divider,
338 * power management and some other internal clocks
339 */
340#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenk1ebf41e2004-01-02 14:00:00 +0000342 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
343 SCCR_DFALCD00)
wdenk1ebf41e2004-01-02 14:00:00 +0000344
345/*-----------------------------------------------------------------------
346 * PCMCIA stuff
347 *-----------------------------------------------------------------------
348 *
349 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
351#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
352#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
353#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
354#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
355#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
356#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
357#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk1ebf41e2004-01-02 14:00:00 +0000358
359/*-----------------------------------------------------------------------
360 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
361 *-----------------------------------------------------------------------
362 */
363
wdenkb50cde52004-01-24 20:25:54 +0000364#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
wdenk1ebf41e2004-01-02 14:00:00 +0000365
wdenkb50cde52004-01-24 20:25:54 +0000366#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
367#undef CONFIG_IDE_LED /* LED for ide not supported */
wdenk1ebf41e2004-01-02 14:00:00 +0000368#undef CONFIG_IDE_RESET /* reset for ide not supported */
369
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
371#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk1ebf41e2004-01-02 14:00:00 +0000372
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk1ebf41e2004-01-02 14:00:00 +0000374
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk1ebf41e2004-01-02 14:00:00 +0000376
377/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk1ebf41e2004-01-02 14:00:00 +0000379
380/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk1ebf41e2004-01-02 14:00:00 +0000382
383/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk1ebf41e2004-01-02 14:00:00 +0000385
386/*-----------------------------------------------------------------------
387 *
388 *-----------------------------------------------------------------------
389 *
390 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_DER 0
wdenk1ebf41e2004-01-02 14:00:00 +0000392
393/*
394 * Init Memory Controller:
395 *
396 * BR0/1 and OR0/1 (FLASH)
397 */
398
399#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
400#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
401
402/* used to re-map FLASH both when starting from SRAM or FLASH:
403 * restrict access enough to keep SRAM working (if any)
404 * but not too much to meddle with FLASH accesses
405 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
407#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenk1ebf41e2004-01-02 14:00:00 +0000408
409/*
wdenkb50cde52004-01-24 20:25:54 +0000410 * FLASH timing: Default value of OR0 after reset
wdenk1ebf41e2004-01-02 14:00:00 +0000411 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
wdenkb50cde52004-01-24 20:25:54 +0000413 OR_SCY_15_CLK | OR_TRLX)
wdenk1ebf41e2004-01-02 14:00:00 +0000414
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
416#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
417#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenk1ebf41e2004-01-02 14:00:00 +0000418
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
420#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
421#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
wdenk1ebf41e2004-01-02 14:00:00 +0000422
423/*
424 * BR2/3 and OR2/3 (SDRAM)
425 *
426 */
427#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
428#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
wdenkb50cde52004-01-24 20:25:54 +0000429#define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
wdenk1ebf41e2004-01-02 14:00:00 +0000430
431/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200432#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk1ebf41e2004-01-02 14:00:00 +0000433
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200434#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
435#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk1ebf41e2004-01-02 14:00:00 +0000436
wdenkb50cde52004-01-24 20:25:54 +0000437#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
439#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk1ebf41e2004-01-02 14:00:00 +0000440#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
442#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
443#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
444#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenk1ebf41e2004-01-02 14:00:00 +0000445 BR_PS_8 | BR_MS_UPMB | BR_V )
446#endif /* CONFIG_CAN_DRIVER */
447
448/*
wdenkb50cde52004-01-24 20:25:54 +0000449 * 4096 Rows from SDRAM example configuration
450 * 1000 factor s -> ms
451 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
452 * 4 Number of refresh cycles per period
453 * 64 Refresh cycle in ms per number of rows
454 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
wdenkb50cde52004-01-24 20:25:54 +0000456
457/*
Martin Krausedcb38262007-09-27 14:54:36 +0200458 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
459 *
460 * CPUclock(MHz) * 31.2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
Martin Krausedcb38262007-09-27 14:54:36 +0200462 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
463 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200464 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
465 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
466 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
467 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
Martin Krausedcb38262007-09-27 14:54:36 +0200468 *
469 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
470 * be met also in the default configuration, i.e. if environment variable
471 * 'cpuclk' is not set.
wdenk1ebf41e2004-01-02 14:00:00 +0000472 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200473#define CONFIG_SYS_MAMR_PTA 97
wdenk1ebf41e2004-01-02 14:00:00 +0000474
475/*
Martin Krausedcb38262007-09-27 14:54:36 +0200476 * Memory Periodic Timer Prescaler Register (MPTPR) values.
wdenk1ebf41e2004-01-02 14:00:00 +0000477 */
Martin Krausedcb38262007-09-27 14:54:36 +0200478/* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
Martin Krausedcb38262007-09-27 14:54:36 +0200480/* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200481#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
wdenk1ebf41e2004-01-02 14:00:00 +0000482
483/*
484 * MAMR settings for SDRAM
485 */
486
487/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk1ebf41e2004-01-02 14:00:00 +0000489 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
490 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
491/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk1ebf41e2004-01-02 14:00:00 +0000493 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
494 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
wdenkb50cde52004-01-24 20:25:54 +0000495/* 10 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkb50cde52004-01-24 20:25:54 +0000497 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
498 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
wdenk1ebf41e2004-01-02 14:00:00 +0000499
wdenk1ebf41e2004-01-02 14:00:00 +0000500#define CONFIG_SCC1_ENET
501#define CONFIG_FEC_ENET
Heiko Schocherc5e84052010-07-20 17:45:02 +0200502#define CONFIG_ETHPRIME "SCC"
wdenk1ebf41e2004-01-02 14:00:00 +0000503
Heiko Schocherc95fa8b2010-02-09 15:50:27 +0100504/* pass open firmware flat tree */
505#define CONFIG_OF_LIBFDT 1
506#define CONFIG_OF_BOARD_SETUP 1
507#define CONFIG_HWCONFIG 1
508
wdenk1ebf41e2004-01-02 14:00:00 +0000509#endif /* __CONFIG_H */