Aradhya Bhatia | 94024e9 | 2023-04-14 12:57:25 +0530 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
| 2 | /* |
| 3 | * Keystone3 Quality of service endpoint definitions |
| 4 | * Auto generated by K3 Resource Partitioning Tool |
| 5 | * |
| 6 | * Copyright (C) 2023 Texas Instruments Incorporated - https://www.ti.com/ |
| 7 | */ |
| 8 | |
Aradhya Bhatia | 94024e9 | 2023-04-14 12:57:25 +0530 | [diff] [blame] | 9 | #define PULSAR_UL_WKUP_0_CPU0_RMST 0x45D14000 |
| 10 | #define PULSAR_UL_WKUP_0_CPU0_WMST 0x45D14400 |
| 11 | #define PULSAR_UL_WKUP_0_CPU0_PMST 0x45D14800 |
| 12 | #define PULSAR_ULS_MCU_0_CPU0_RMST 0x45D18000 |
| 13 | #define PULSAR_ULS_MCU_0_CPU0_WMST 0x45D18400 |
| 14 | #define PULSAR_ULS_MCU_0_CPU0_PMST 0x45D18800 |
| 15 | #define SAM62A_A53_512KB_WRAP_MAIN_0_A53_QUAD_WRAP_CBA_AXI_R 0x45D20400 |
| 16 | #define SAM62A_A53_512KB_WRAP_MAIN_0_A53_QUAD_WRAP_CBA_AXI_W 0x45D20800 |
| 17 | #define DEBUGSS_K3_WRAP_CV0_MAIN_0_VBUSMW 0x45D21800 |
| 18 | #define DEBUGSS_K3_WRAP_CV0_MAIN_0_VBUSMR 0x45D21C00 |
| 19 | #define GIC500SS_1_4_MAIN_0_MEM_WR_VBUSM 0x45D22000 |
| 20 | #define GIC500SS_1_4_MAIN_0_MEM_RD_VBUSM 0x45D22400 |
| 21 | #define EMMCSD8SS_MAIN_0_EMMCSDSS_RD 0x45D22800 |
| 22 | #define EMMCSD8SS_MAIN_0_EMMCSDSS_WR 0x45D22C00 |
| 23 | #define EMMCSD4SS_MAIN_0_EMMCSDSS_RD 0x45D23000 |
| 24 | #define EMMCSD4SS_MAIN_0_EMMCSDSS_WR 0x45D23400 |
| 25 | #define EMMCSD4SS_MAIN_1_EMMCSDSS_WR 0x45D23800 |
| 26 | #define EMMCSD4SS_MAIN_1_EMMCSDSS_RD 0x45D23C00 |
| 27 | #define USB2SS_16FFC_MAIN_0_MSTW0 0x45D24000 |
| 28 | #define USB2SS_16FFC_MAIN_0_MSTR0 0x45D24400 |
| 29 | #define USB2SS_16FFC_MAIN_1_MSTR0 0x45D24800 |
| 30 | #define USB2SS_16FFC_MAIN_1_MSTW0 0x45D24C00 |
| 31 | #define K3_DSS_UL_MAIN_0_VBUSM_DMA 0x45D25000 |
| 32 | #define SA3SS_AM62A_MAIN_0_CTXCACH_EXT_DMA 0x45D25400 |
| 33 | #define K3_JPGENC_E5010_MAIN_0_M_VBUSM_W 0x45D25800 |
| 34 | #define K3_JPGENC_E5010_MAIN_0_M_VBUSM_R 0x45D25C00 |
| 35 | #define K3_VPU_WAVE521CL_MAIN_0_PRI_M_VBUSM_R_ASYNC 0x45D26800 |
| 36 | #define K3_VPU_WAVE521CL_MAIN_0_PRI_M_VBUSM_W_ASYNC 0x45D26C00 |
| 37 | #define K3_VPU_WAVE521CL_MAIN_0_SEC_M_VBUSM_R_ASYNC 0x45D27000 |
| 38 | #define K3_VPU_WAVE521CL_MAIN_0_SEC_M_VBUSM_W_ASYNC 0x45D27400 |
| 39 | #define SAM62A_C7XV_WRAP_MAIN_0_C7XV_SOC 0x45D27800 |
| 40 | #define SAM62A_VPAC_WRAP_MAIN_0_LDC0_M_MST 0x45D28000 |