blob: 009d1cf976d1df805032f7e2b78842d18851fd82 [file] [log] [blame]
wdenkce23b152002-10-24 23:29:41 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2000-2005
wdenkce23b152002-10-24 23:29:41 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkce23b152002-10-24 23:29:41 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_R360MPI 1
22
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0x40000000
24
wdenkce23b152002-10-24 23:29:41 +000025#define CONFIG_LCD
Jeroen Hofstee62844892013-01-22 10:44:09 +000026#define CONFIG_MPC8XX_LCD
wdenkce23b152002-10-24 23:29:41 +000027#undef CONFIG_EDT32F10
28#define CONFIG_SHARP_LQ057Q3DC02
29
wdenk92bbe3f2003-04-20 14:04:18 +000030#define CONFIG_SPLASH_SCREEN
31
wdenkce23b152002-10-24 23:29:41 +000032#define MPC8XX_FACT 1 /* Multiply by 1 */
33#define MPC8XX_XIN 50000000 /* 50 MHz in */
34#define CONFIG_8xx_GCLK_FREQ 50000000 /* define if can't use get_gclk_freq */
35
36#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
37#undef CONFIG_8xx_CONS_SMC2
38#undef CONFIG_8xx_CONS_NONE
wdenk3f9ab982003-04-12 23:38:12 +000039#define CONFIG_BAUDRATE 115200 /* console baudrate in bps */
wdenkce23b152002-10-24 23:29:41 +000040#if 0
wdenk19011212003-07-16 16:40:22 +000041#define CONFIG_BOOTDELAY 0 /* immediate boot */
wdenkce23b152002-10-24 23:29:41 +000042#else
43#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
44#endif
45
46#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
47
Wolfgang Denk1baed662008-03-03 12:16:44 +010048#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkce23b152002-10-24 23:29:41 +000049
50#undef CONFIG_BOOTARGS
51#define CONFIG_BOOTCOMMAND \
Wolfgang Denka1be4762008-05-20 16:00:29 +020052 "bootp; " \
53 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
54 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenkce23b152002-10-24 23:29:41 +000055 "bootm"
56
57#undef CONFIG_SCC1_ENET
58#define CONFIG_SCC2_ENET
59
60#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkce23b152002-10-24 23:29:41 +000062
63#define CONFIG_MISC_INIT_R /* have misc_init_r() function */
64
65#undef CONFIG_WATCHDOG /* watchdog disabled */
66
wdenk3f9ab982003-04-12 23:38:12 +000067#define CONFIG_CAN_DRIVER /* CAN Driver support enabled */
wdenkce23b152002-10-24 23:29:41 +000068
Jon Loeliger7846bb22007-07-09 21:31:24 -050069/*
70 * BOOTP options
71 */
72#define CONFIG_BOOTP_SUBNETMASK
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_BOOTFILESIZE
wdenkce23b152002-10-24 23:29:41 +000077
78#define CONFIG_MAC_PARTITION
79#define CONFIG_DOS_PARTITION
80
81#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
82
83#define CONFIG_HARD_I2C 1 /* To I2C with hardware support */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010084#undef CONFIG_SYS_I2C_SOFT /* To I2C with software support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_I2C_SPEED 4700 /* I2C speed and slave address */
86#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkce23b152002-10-24 23:29:41 +000087
Heiko Schocher479a4cf2013-01-29 08:53:15 +010088#if defined(CONFIG_SYS_I2C_SOFT)
89#define CONFIG_SYS_SYS_I2C_SOFT_SPEED 4700 /* I2C speed and slave address */
90#define CONFIG_SYS_SYS_I2C_SOFT_SLAVE 0x7F
wdenkce23b152002-10-24 23:29:41 +000091/*
92 * Software (bit-bang) I2C driver configuration
93 */
94#define PB_SCL 0x00000020 /* PB 26 */
95#define PB_SDA 0x00000010 /* PB 27 */
96
97#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
98#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
99#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
100#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
101#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
102 else immr->im_cpm.cp_pbdat &= ~PB_SDA
103#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
104 else immr->im_cpm.cp_pbdat &= ~PB_SCL
105#define I2C_DELAY udelay(50)
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100106#endif /* #define(CONFIG_SYS_I2C_SOFT) */
wdenkce23b152002-10-24 23:29:41 +0000107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_I2C_LCD_ADDR 0x8 /* LCD Control */
109#define CONFIG_SYS_I2C_KEY_ADDR 0x9 /* Keyboard coprocessor */
110#define CONFIG_SYS_I2C_TEM_ADDR 0x49 /* Temperature Sensors */
wdenkce23b152002-10-24 23:29:41 +0000111
wdenkce23b152002-10-24 23:29:41 +0000112
Jon Loeliger573b6232007-07-08 15:12:40 -0500113/*
114 * Command line configuration.
115 */
116#include <config_cmd_default.h>
117
118#define CONFIG_CMD_BMP
119#define CONFIG_CMD_BSP
120#define CONFIG_CMD_DATE
121#define CONFIG_CMD_DHCP
122#define CONFIG_CMD_I2C
123#define CONFIG_CMD_IDE
124#define CONFIG_CMD_JFFS2
125#define CONFIG_CMD_NFS
126#define CONFIG_CMD_PCMCIA
127#define CONFIG_CMD_SNTP
128
wdenkce23b152002-10-24 23:29:41 +0000129
130/*
131 * Miscellaneous configurable options
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_DEVICE_NULLDEV 1 /* we need the null device */
134#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 /* must set console from env */
wdenk19011212003-07-16 16:40:22 +0000135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger573b6232007-07-08 15:12:40 -0500137#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000139#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000141#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
143#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
144#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
147#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkce23b152002-10-24 23:29:41 +0000148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkce23b152002-10-24 23:29:41 +0000150
Wolfgang Denk47f57792005-08-08 01:03:24 +0200151/*
152 * JFFS2 partitions
153 */
154/* No command line, one static partition
155 * use all the space starting at offset 3MB*/
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100156#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200157#define CONFIG_JFFS2_DEV "nor0"
158#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
159#define CONFIG_JFFS2_PART_OFFSET 0x00300000
160
161/* mtdparts command line support */
162/*
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100163#define CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200164#define MTDIDS_DEFAULT "nor0=r360-0"
165#define MTDPARTS_DEFAULT "mtdparts=r360-0:-@3m(user)"
166*/
wdenk19011212003-07-16 16:40:22 +0000167
wdenkce23b152002-10-24 23:29:41 +0000168/*
169 * Low Level Configuration Settings
170 * (address mappings, register initial values, etc.)
171 * You should know what you are doing if you make changes here.
172 */
173/*-----------------------------------------------------------------------
174 * Internal Memory Mapped Register
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_IMMR 0xFF000000
wdenkce23b152002-10-24 23:29:41 +0000177
178/*-----------------------------------------------------------------------
179 * Definitions for initial stack pointer and data area (in DPRAM)
180 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200182#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200183#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkce23b152002-10-24 23:29:41 +0000185
186/*-----------------------------------------------------------------------
187 * Start addresses for the final memory configuration
188 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkce23b152002-10-24 23:29:41 +0000190 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_SDRAM_BASE 0x00000000
192#define CONFIG_SYS_FLASH_BASE 0x40000000
wdenkce23b152002-10-24 23:29:41 +0000193#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenkce23b152002-10-24 23:29:41 +0000195#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenkce23b152002-10-24 23:29:41 +0000197#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
199#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkce23b152002-10-24 23:29:41 +0000200
201/*
202 * For booting Linux, the board info and command line data
203 * have to be in the first 8 MB of memory, since this is
204 * the maximum mapped by the Linux kernel during initialization.
205 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkce23b152002-10-24 23:29:41 +0000207
208/*-----------------------------------------------------------------------
209 * FLASH organization
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
212#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenkce23b152002-10-24 23:29:41 +0000213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
215#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkce23b152002-10-24 23:29:41 +0000216
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200217#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200218#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment */
219#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
220#define CONFIG_ENV_SIZE 0x4000 /* Used Size of Environment sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenkce23b152002-10-24 23:29:41 +0000222
223/*-----------------------------------------------------------------------
224 * Cache Configuration
225 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger573b6232007-07-08 15:12:40 -0500227#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkce23b152002-10-24 23:29:41 +0000229#endif
230
231/*-----------------------------------------------------------------------
232 * SYPCR - System Protection Control 11-9
233 * SYPCR can only be written once after reset!
234 *-----------------------------------------------------------------------
235 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
236 */
237#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkce23b152002-10-24 23:29:41 +0000239 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
240#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenkce23b152002-10-24 23:29:41 +0000242#endif
243
244/*-----------------------------------------------------------------------
245 * SIUMCR - SIU Module Configuration 11-6
246 *-----------------------------------------------------------------------
247 * PCMCIA config., multi-function pin tri-state
248 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkce23b152002-10-24 23:29:41 +0000250
251/*-----------------------------------------------------------------------
252 * TBSCR - Time Base Status and Control 11-26
253 *-----------------------------------------------------------------------
254 * Clear Reference Interrupt Status, Timebase freezing enabled
255 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
wdenkce23b152002-10-24 23:29:41 +0000257
258/*-----------------------------------------------------------------------
259 * RTCSC - Real-Time Clock Status and Control Register 11-27
260 *-----------------------------------------------------------------------
261 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkce23b152002-10-24 23:29:41 +0000263
264/*-----------------------------------------------------------------------
265 * PISCR - Periodic Interrupt Status and Control 11-31
266 *-----------------------------------------------------------------------
267 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
268 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkce23b152002-10-24 23:29:41 +0000270
271/*-----------------------------------------------------------------------
272 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
273 *-----------------------------------------------------------------------
274 * Reset PLL lock status sticky bit, timer expired status bit and timer
275 * interrupt status bit
276 *
277 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
278 */
279#ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_PLPRCR \
wdenkce23b152002-10-24 23:29:41 +0000281 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
282#else /* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkce23b152002-10-24 23:29:41 +0000284#endif /* CONFIG_80MHz */
285
286/*-----------------------------------------------------------------------
287 * SCCR - System Clock and reset Control Register 15-27
288 *-----------------------------------------------------------------------
289 * Set clock output, timebase and RTC source and divider,
290 * power management and some other internal clocks
291 */
292#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_SCCR (SCCR_TBS | \
wdenkce23b152002-10-24 23:29:41 +0000294 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
295 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
296 SCCR_DFALCD00)
297
298/*-----------------------------------------------------------------------
299 * PCMCIA stuff
300 *-----------------------------------------------------------------------
301 *
302 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
304#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
305#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
306#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
307#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
308#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
309#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
310#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenkce23b152002-10-24 23:29:41 +0000311
312/*-----------------------------------------------------------------------
313 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
314 *-----------------------------------------------------------------------
315 */
316
317#if 1
Pavel Herrmann2c13c4a2012-10-09 07:01:56 +0000318#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenkce23b152002-10-24 23:29:41 +0000319#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
320
321#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
322#undef CONFIG_IDE_LED /* LED for ide not supported */
323#undef CONFIG_IDE_RESET /* reset for ide not supported */
324
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
326#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenkce23b152002-10-24 23:29:41 +0000327
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkce23b152002-10-24 23:29:41 +0000329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenkce23b152002-10-24 23:29:41 +0000331
332/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkce23b152002-10-24 23:29:41 +0000334
335/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkce23b152002-10-24 23:29:41 +0000337
338/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkce23b152002-10-24 23:29:41 +0000340#endif
341
342/*-----------------------------------------------------------------------
343 *
344 *-----------------------------------------------------------------------
345 *
346 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_DER 0
wdenkce23b152002-10-24 23:29:41 +0000348
349/*
350 * Init Memory Controller:
351 *
352 * BR0/1 and OR0/1 (FLASH)
353 */
354
355#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
356
357/* used to re-map FLASH both when starting from SRAM or FLASH:
358 * restrict access enough to keep SRAM working (if any)
359 * but not too much to meddle with FLASH accesses
360 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
362#define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
wdenkce23b152002-10-24 23:29:41 +0000363
364/*
365 * FLASH timing:
366 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_SCY_7_CLK | OR_BI)
wdenkce23b152002-10-24 23:29:41 +0000368
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200369#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
370#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
371#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenkce23b152002-10-24 23:29:41 +0000372
373
374/*
wdenk3f9ab982003-04-12 23:38:12 +0000375 * BR2 and OR2 (SDRAM)
wdenkce23b152002-10-24 23:29:41 +0000376 *
377 */
wdenk3f9ab982003-04-12 23:38:12 +0000378#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
wdenkce23b152002-10-24 23:29:41 +0000379#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
380
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_PRELIM_OR2_AM 0xF8000000 /* OR addr mask */
wdenkce23b152002-10-24 23:29:41 +0000382
383/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_OR_TIMING_SDRAM (OR_ACS_DIV1 | OR_CSNT_SAM | \
wdenkce23b152002-10-24 23:29:41 +0000385 OR_SCY_0_CLK | OR_G5LS)
386
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR2_AM | CONFIG_SYS_OR_TIMING_SDRAM )
388#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk3f9ab982003-04-12 23:38:12 +0000389
390/*
391 * BR3 and OR3 (CAN Controller)
392 */
393#ifdef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN base address */
395#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
396#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA |OR_BI)
397#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenk3f9ab982003-04-12 23:38:12 +0000398 BR_PS_8 | BR_MS_UPMB | BR_V)
399#endif /* CONFIG_CAN_DRIVER */
wdenkce23b152002-10-24 23:29:41 +0000400
401
402/*
403 * Memory Periodic Timer Prescaler
404 *
405 * The Divider for PTA (refresh timer) configuration is based on an
406 * example SDRAM configuration (64 MBit, one bank). The adjustment to
407 * the number of chip selects (NCS) and the actually needed refresh
408 * rate is done by setting MPTPR.
409 *
410 * PTA is calculated from
411 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
412 *
413 * gclk CPU clock (not bus clock!)
414 * Trefresh Refresh cycle * 4 (four word bursts used)
415 *
416 * 4096 Rows from SDRAM example configuration
417 * 1000 factor s -> ms
418 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
419 * 4 Number of refresh cycles per period
420 * 64 Refresh cycle in ms per number of rows
421 * --------------------------------------------
422 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
423 *
424 * 50 MHz => 50.000.000 / Divider = 98
425 * 66 Mhz => 66.000.000 / Divider = 129
426 * 80 Mhz => 80.000.000 / Divider = 156
427 */
428#if defined(CONFIG_80MHz)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_MAMR_PTA 156
wdenkce23b152002-10-24 23:29:41 +0000430#elif defined(CONFIG_66MHz)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_MAMR_PTA 129
wdenkce23b152002-10-24 23:29:41 +0000432#else /* 50 MHz */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_MAMR_PTA 98
wdenkce23b152002-10-24 23:29:41 +0000434#endif /*CONFIG_??MHz */
435
436/*
437 * For 16 MBit, refresh rates could be 31.3 us
438 * (= 64 ms / 2K = 125 / quad bursts).
439 * For a simpler initialization, 15.6 us is used instead.
440 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
442 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenkce23b152002-10-24 23:29:41 +0000443 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
445#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkce23b152002-10-24 23:29:41 +0000446
447/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200448#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
449#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkce23b152002-10-24 23:29:41 +0000450
451/*
452 * MAMR settings for SDRAM
453 */
454
455/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkce23b152002-10-24 23:29:41 +0000457 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
458 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
459/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkce23b152002-10-24 23:29:41 +0000461 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
462 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
463
wdenkce23b152002-10-24 23:29:41 +0000464#endif /* __CONFIG_H */