blob: 72373f5d74d232f4319207ea59a0aee4a2e1f4a3 [file] [log] [blame]
Kumar Galaa3b76c52008-01-16 09:11:53 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Kumar Galaa3b76c52008-01-16 09:11:53 -06008 */
9
10#include <common.h>
11#include <asm/fsl_law.h>
12#include <asm/mmu.h>
13
14/*
15 * LAW(Local Access Window) configuration:
16 *
17 * 0x0000_0000 0x7fff_ffff DDR 2G
18 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
19 * 0xa000_0000 0xbfff_ffff PCI2 MEM 512M
20 * 0xe000_0000 0xe000_ffff CCSR 1M
21 * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
22 * 0xe300_0000 0xe3ff_ffff PCI2 IO 16M
23 * 0xf000_0000 0xfaff_ffff Local bus 128M
24 * 0xfb00_0000 0xfb00_ffff Config Latch 64K
25 * 0xfc00_0000 0xffff_ffff FLASH (boot bank) 64M
26 *
27 * Notes:
28 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
29 * If flash is 8M at default position (last 8M), no LAW needed.
30 */
31
32struct law_entry law_table[] = {
33#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034 SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_128M, LAW_TRGT_IF_DDR),
Kumar Galaa3b76c52008-01-16 09:11:53 -060035#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036 SET_LAW(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI_1),
37 SET_LAW(CONFIG_SYS_PCI2_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI_2),
38 SET_LAW(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI_1),
39 SET_LAW(CONFIG_SYS_PCI2_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI_2),
Kumar Galaa3b76c52008-01-16 09:11:53 -060040 /* Map the whole localbus, including flash and reset latch. */
Kumar Gala9e36b822009-09-19 11:20:54 -050041 SET_LAW(CONFIG_SYS_LBC_OPTION_BASE, LAW_SIZE_256M, LAW_TRGT_IF_LBC),
Kumar Galaa3b76c52008-01-16 09:11:53 -060042};
43
44int num_law_entries = ARRAY_SIZE(law_table);