blob: 3b97e804a6b641275d00f62538ee3ec5aaf5d949 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM720 CPU-core
3 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02004 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
wdenkfe8c2802002-11-03 00:38:21 +00006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkfa366cc2004-07-11 22:27:55 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkfe8c2802002-11-03 00:38:21 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
Wolfgang Denk0191e472010-10-26 14:34:52 +020026#include <asm-offsets.h>
wdenkfe8c2802002-11-03 00:38:21 +000027#include <config.h>
28#include <version.h>
wdenkf2140d52004-07-01 16:30:44 +000029#include <asm/hardware.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
wdenkfa366cc2004-07-11 22:27:55 +000041_start: b reset
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
Gary Jennejohn7968bb52007-01-24 12:16:56 +010046#ifdef CONFIG_LPC2292
47 .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
48#else
wdenkfe8c2802002-11-03 00:38:21 +000049 ldr pc, _not_used
Gary Jennejohn7968bb52007-01-24 12:16:56 +010050#endif
wdenkfe8c2802002-11-03 00:38:21 +000051 ldr pc, _irq
52 ldr pc, _fiq
53
wdenkfa366cc2004-07-11 22:27:55 +000054_undefined_instruction: .word undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +000055_software_interrupt: .word software_interrupt
56_prefetch_abort: .word prefetch_abort
57_data_abort: .word data_abort
58_not_used: .word not_used
59_irq: .word irq
60_fiq: .word fiq
61
62 .balignl 16,0xdeadbeef
63
64
65/*
66 *************************************************************************
67 *
68 * Startup Code (reset vector)
69 *
wdenk927034e2004-02-08 19:38:38 +000070 * do important init only if we don't start from RAM!
wdenkfe8c2802002-11-03 00:38:21 +000071 * relocate armboot to ram
72 * setup stack
73 * jump to second stage
74 *
75 *************************************************************************
76 */
77
Heiko Schochercad80e12010-09-17 13:10:52 +020078.globl _TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000079_TEXT_BASE:
Wolfgang Denk0708bc62010-10-07 21:51:12 +020080 .word CONFIG_SYS_TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000081
wdenkfe8c2802002-11-03 00:38:21 +000082/*
wdenk927034e2004-02-08 19:38:38 +000083 * These are defined in the board-specific linker script.
Albert Aribaud126897e2010-11-25 22:45:02 +010084 * Subtracting _start from them lets the linker put their
85 * relative position in the executable instead of leaving
86 * them null.
wdenkfe8c2802002-11-03 00:38:21 +000087 */
Albert Aribaud126897e2010-11-25 22:45:02 +010088.globl _bss_start_ofs
89_bss_start_ofs:
90 .word __bss_start - _start
wdenk927034e2004-02-08 19:38:38 +000091
Albert Aribaud126897e2010-11-25 22:45:02 +010092.globl _bss_end_ofs
93_bss_end_ofs:
Po-Yu Chuangcedbf4b2011-03-01 22:59:59 +000094 .word __bss_end__ - _start
wdenkfe8c2802002-11-03 00:38:21 +000095
Po-Yu Chuang1864b002011-03-01 23:02:04 +000096.globl _end_ofs
97_end_ofs:
98 .word _end - _start
99
wdenkfe8c2802002-11-03 00:38:21 +0000100#ifdef CONFIG_USE_IRQ
101/* IRQ stack memory (calculated at run-time) */
102.globl IRQ_STACK_START
103IRQ_STACK_START:
104 .word 0x0badc0de
105
106/* IRQ stack memory (calculated at run-time) */
107.globl FIQ_STACK_START
108FIQ_STACK_START:
109 .word 0x0badc0de
110#endif
Heiko Schochercad80e12010-09-17 13:10:52 +0200111
Heiko Schochercad80e12010-09-17 13:10:52 +0200112/* IRQ stack memory (calculated at run-time) + 8 bytes */
113.globl IRQ_STACK_START_IN
114IRQ_STACK_START_IN:
115 .word 0x0badc0de
116
Heiko Schochercad80e12010-09-17 13:10:52 +0200117/*
118 * the actual reset code
119 */
120
121reset:
122 /*
123 * set the cpu to SVC32 mode
124 */
125 mrs r0,cpsr
126 bic r0,r0,#0x1f
127 orr r0,r0,#0xd3
128 msr cpsr,r0
129
130 /*
131 * we do sys-critical inits only at reboot,
132 * not when booting from ram!
133 */
134#ifndef CONFIG_SKIP_LOWLEVEL_INIT
135 bl cpu_init_crit
136#endif
137
138#ifdef CONFIG_LPC2292
139 bl lowlevel_init
140#endif
141
142/* Set stackpointer in internal RAM to call board_init_f */
143call_board_init_f:
144 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher17f288a2010-11-12 07:53:55 +0100145 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schochercad80e12010-09-17 13:10:52 +0200146 ldr r0,=0x00000000
147 bl board_init_f
148
149/*------------------------------------------------------------------------------*/
150
151/*
152 * void relocate_code (addr_sp, gd, addr_moni)
153 *
154 * This "function" does not return, instead it continues in RAM
155 * after relocating the monitor code.
156 *
157 */
158 .globl relocate_code
159relocate_code:
160 mov r4, r0 /* save addr_sp */
161 mov r5, r1 /* save addr of gd */
162 mov r6, r2 /* save addr of destination */
Heiko Schochercad80e12010-09-17 13:10:52 +0200163
164 /* Set up the stack */
165stack_setup:
166 mov sp, r4
167
168 adr r0, _start
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100169 cmp r0, r6
170 beq clear_bss /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100171 mov r1, r6 /* r1 <- scratch for copy_loop */
Albert Aribaud126897e2010-11-25 22:45:02 +0100172 ldr r3, _bss_start_ofs
173 add r2, r0, r3 /* r2 <- source end address */
Heiko Schochercad80e12010-09-17 13:10:52 +0200174
Heiko Schochercad80e12010-09-17 13:10:52 +0200175copy_loop:
176 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100177 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200178 cmp r0, r2 /* until source end address [r2] */
179 blo copy_loop
Heiko Schochercad80e12010-09-17 13:10:52 +0200180
Aneesh V552a3192011-07-13 05:11:07 +0000181#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100182 /*
183 * fix .rel.dyn relocations
184 */
185 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100186 sub r9, r6, r0 /* r9 <- relocation offset */
Albert Aribaud126897e2010-11-25 22:45:02 +0100187 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
188 add r10, r10, r0 /* r10 <- sym table in FLASH */
189 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
190 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
191 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
192 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schochercad80e12010-09-17 13:10:52 +0200193fixloop:
Albert Aribaud126897e2010-11-25 22:45:02 +0100194 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
195 add r0, r0, r9 /* r0 <- location to fix up in RAM */
196 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100197 and r7, r1, #0xff
198 cmp r7, #23 /* relative fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100199 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100200 cmp r7, #2 /* absolute fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100201 beq fixabs
202 /* ignore unknown type of fixup */
203 b fixnext
204fixabs:
205 /* absolute fix: set location to (offset) symbol value */
206 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
207 add r1, r10, r1 /* r1 <- address of symbol in table */
208 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100209 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud126897e2010-11-25 22:45:02 +0100210 b fixnext
211fixrel:
212 /* relative fix: increase location by offset */
213 ldr r1, [r0]
214 add r1, r1, r9
215fixnext:
216 str r1, [r0]
217 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schochercad80e12010-09-17 13:10:52 +0200218 cmp r2, r3
Wolfgang Denk98dd07c2010-10-23 23:22:38 +0200219 blo fixloop
Heiko Schochercad80e12010-09-17 13:10:52 +0200220#endif
wdenkfe8c2802002-11-03 00:38:21 +0000221
Heiko Schochercad80e12010-09-17 13:10:52 +0200222clear_bss:
Aneesh V552a3192011-07-13 05:11:07 +0000223#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100224 ldr r0, _bss_start_ofs
225 ldr r1, _bss_end_ofs
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100226 mov r4, r6 /* reloc addr */
Heiko Schochercad80e12010-09-17 13:10:52 +0200227 add r0, r0, r4
Heiko Schochercad80e12010-09-17 13:10:52 +0200228 add r1, r1, r4
229 mov r2, #0x00000000 /* clear */
230
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000231clbss_l:cmp r0, r1 /* clear loop... */
232 bhs clbss_e /* if reached end of bss, exit */
233 str r2, [r0]
Heiko Schochercad80e12010-09-17 13:10:52 +0200234 add r0, r0, #4
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000235 b clbss_l
236clbss_e:
Heiko Schochercad80e12010-09-17 13:10:52 +0200237
238 bl coloured_LED_init
Jason Kridneraff0aa82011-09-04 14:40:16 -0400239 bl red_led_on
Heiko Schochercad80e12010-09-17 13:10:52 +0200240#endif
241
242/*
243 * We are done. Do not return, instead branch to second part of board
244 * initialization, now running from RAM.
245 */
Albert Aribaud126897e2010-11-25 22:45:02 +0100246 ldr r0, _board_init_r_ofs
247 adr r1, _start
248 add lr, r0, r1
249 add lr, lr, r9
Heiko Schochercad80e12010-09-17 13:10:52 +0200250 /* setup parameters for board_init_r */
251 mov r0, r5 /* gd_t */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100252 mov r1, r6 /* dest_addr */
Heiko Schochercad80e12010-09-17 13:10:52 +0200253 /* jump to it ... */
Heiko Schochercad80e12010-09-17 13:10:52 +0200254 mov pc, lr
255
Albert Aribaud126897e2010-11-25 22:45:02 +0100256_board_init_r_ofs:
257 .word board_init_r - _start
258
259_rel_dyn_start_ofs:
260 .word __rel_dyn_start - _start
261_rel_dyn_end_ofs:
262 .word __rel_dyn_end - _start
263_dynsym_start_ofs:
264 .word __dynsym_start - _start
Heiko Schochercad80e12010-09-17 13:10:52 +0200265
wdenkfe8c2802002-11-03 00:38:21 +0000266/*
267 *************************************************************************
268 *
269 * CPU_init_critical registers
270 *
271 * setup important registers
272 * setup memory timing
273 *
274 *************************************************************************
275 */
276
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200277#if defined(CONFIG_LPC2292)
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100278PLLCFG_ADR: .word PLLCFG
279PLLFEED_ADR: .word PLLFEED
280PLLCON_ADR: .word PLLCON
281PLLSTAT_ADR: .word PLLSTAT
282VPBDIV_ADR: .word VPBDIV
283MEMMAP_ADR: .word MEMMAP
284
wdenkf2140d52004-07-01 16:30:44 +0000285#endif
286
wdenkfe8c2802002-11-03 00:38:21 +0000287cpu_init_crit:
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200288#if defined(CONFIG_NETARM)
wdenk2ebee312004-02-23 19:30:57 +0000289 /*
290 * prior to software reset : need to set pin PORTC4 to be *HRESET
291 */
292 ldr r0, =NETARM_GEN_MODULE_BASE
293 ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
294 NETARM_GEN_PORT_DIR(0x10))
295 str r1, [r0, #+NETARM_GEN_PORTC]
296 /*
297 * software reset : see HW Ref. Guide 8.2.4 : Software Service register
wdenkfa366cc2004-07-11 22:27:55 +0000298 * for an explanation of this process
wdenk2ebee312004-02-23 19:30:57 +0000299 */
300 ldr r0, =NETARM_GEN_MODULE_BASE
301 ldr r1, =NETARM_GEN_SW_SVC_RESETA
302 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
303 ldr r1, =NETARM_GEN_SW_SVC_RESETB
304 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
305 ldr r1, =NETARM_GEN_SW_SVC_RESETA
306 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
307 ldr r1, =NETARM_GEN_SW_SVC_RESETB
308 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
309 /*
310 * setup PLL and System Config
311 */
312 ldr r0, =NETARM_GEN_MODULE_BASE
313
314 ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
315 NETARM_GEN_SYS_CFG_BUSFULL | \
316 NETARM_GEN_SYS_CFG_USER_EN | \
317 NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
318 NETARM_GEN_SYS_CFG_BUSARB_INT | \
319 NETARM_GEN_SYS_CFG_BUSMON_EN )
320
321 str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
322
Wolfgang Denk3193a652005-10-09 01:41:48 +0200323#ifndef CONFIG_NETARM_PLL_BYPASS
wdenk2ebee312004-02-23 19:30:57 +0000324 ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
325 NETARM_GEN_PLL_CTL_POLTST_DEF | \
326 NETARM_GEN_PLL_CTL_INDIV(1) | \
327 NETARM_GEN_PLL_CTL_ICP_DEF | \
328 NETARM_GEN_PLL_CTL_OUTDIV(2) )
329 str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
Wolfgang Denk3193a652005-10-09 01:41:48 +0200330#endif
331
wdenk2ebee312004-02-23 19:30:57 +0000332 /*
333 * mask all IRQs by clearing all bits in the INTMRs
334 */
335 mov r1, #0
336 ldr r0, =NETARM_GEN_MODULE_BASE
337 str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
wdenkf2140d52004-07-01 16:30:44 +0000338
339#elif defined(CONFIG_S3C4510B)
340
341 /*
342 * Mask off all IRQ sources
343 */
344 ldr r1, =REG_INTMASK
345 ldr r0, =0x3FFFFF
346 str r0, [r1]
347
348 /*
349 * Disable Cache
350 */
351 ldr r0, =REG_SYSCFG
wdenkfa366cc2004-07-11 22:27:55 +0000352 ldr r1, =0x83ffffa0 /* cache-disabled */
wdenkf2140d52004-07-01 16:30:44 +0000353 str r1, [r0]
354
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200355#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
356 /* No specific initialisation for IntegratorAP/CM720T as yet */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100357#elif defined(CONFIG_LPC2292)
358 /* Set-up PLL */
359 mov r3, #0xAA
360 mov r4, #0x55
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100361 /* First disconnect and disable the PLL */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100362 ldr r0, PLLCON_ADR
363 mov r1, #0x00
364 str r1, [r0]
365 ldr r0, PLLFEED_ADR /* start feed sequence */
366 str r3, [r0]
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100367 str r4, [r0] /* feed sequence done */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100368 /* Set new M and P values */
369 ldr r0, PLLCFG_ADR
370 mov r1, #0x23 /* M=4 and P=2 */
371 str r1, [r0]
372 ldr r0, PLLFEED_ADR /* start feed sequence */
373 str r3, [r0]
374 str r4, [r0] /* feed sequence done */
375 /* Then enable the PLL */
376 ldr r0, PLLCON_ADR
377 mov r1, #0x01 /* PLL enable bit */
378 str r1, [r0]
379 ldr r0, PLLFEED_ADR /* start feed sequence */
380 str r3, [r0]
381 str r4, [r0] /* feed sequence done */
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100382 /* Wait for the lock */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100383 ldr r0, PLLSTAT_ADR
384 mov r1, #0x400 /* lock bit */
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100385lock_loop:
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100386 ldr r2, [r0]
387 and r2, r1, r2
388 cmp r2, #0
389 beq lock_loop
390 /* And finally connect the PLL */
391 ldr r0, PLLCON_ADR
392 mov r1, #0x03 /* PLL enable bit and connect bit */
393 str r1, [r0]
394 ldr r0, PLLFEED_ADR /* start feed sequence */
395 str r3, [r0]
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100396 str r4, [r0] /* feed sequence done */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100397 /* Set-up VPBDIV register */
398 ldr r0, VPBDIV_ADR
399 mov r1, #0x01 /* VPB clock is same as process clock */
400 str r1, [r0]
wdenkf2140d52004-07-01 16:30:44 +0000401#else
402#error No cpu_init_crit() defined for current CPU type
403#endif
wdenkfe8c2802002-11-03 00:38:21 +0000404
405#ifdef CONFIG_ARM7_REVD
406 /* set clock speed */
407 /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
408 /* !!! not doing DRAM refresh properly! */
409 ldr r0, SYSCON3
410 ldr r1, [r0]
411 bic r1, r1, #CLKCTL
412 orr r1, r1, #CLKCTL_36
413 str r1, [r0]
414#endif
415
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100416#ifndef CONFIG_LPC2292
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200417 mov ip, lr
wdenkfe8c2802002-11-03 00:38:21 +0000418 /*
419 * before relocating, we have to setup RAM timing
wdenk927034e2004-02-08 19:38:38 +0000420 * because memory timing is board-dependent, you will
wdenk336b2bc2005-04-02 23:52:25 +0000421 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000422 */
wdenk336b2bc2005-04-02 23:52:25 +0000423 bl lowlevel_init
wdenkfe8c2802002-11-03 00:38:21 +0000424 mov lr, ip
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100425#endif
wdenkfe8c2802002-11-03 00:38:21 +0000426
427 mov pc, lr
428
429
wdenkfe8c2802002-11-03 00:38:21 +0000430/*
431 *************************************************************************
432 *
433 * Interrupt handling
434 *
435 *************************************************************************
436 */
437
438@
439@ IRQ stack frame.
440@
441#define S_FRAME_SIZE 72
442
443#define S_OLD_R0 68
444#define S_PSR 64
445#define S_PC 60
446#define S_LR 56
447#define S_SP 52
448
449#define S_IP 48
450#define S_FP 44
451#define S_R10 40
452#define S_R9 36
453#define S_R8 32
454#define S_R7 28
455#define S_R6 24
456#define S_R5 20
457#define S_R4 16
458#define S_R3 12
459#define S_R2 8
460#define S_R1 4
461#define S_R0 0
462
463#define MODE_SVC 0x13
464#define I_BIT 0x80
465
466/*
467 * use bad_save_user_regs for abort/prefetch/undef/swi ...
468 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
469 */
470
471 .macro bad_save_user_regs
472 sub sp, sp, #S_FRAME_SIZE
473 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkfa366cc2004-07-11 22:27:55 +0000474 add r8, sp, #S_PC
wdenkfe8c2802002-11-03 00:38:21 +0000475
Heiko Schochercad80e12010-09-17 13:10:52 +0200476 ldr r2, IRQ_STACK_START_IN
wdenkfa366cc2004-07-11 22:27:55 +0000477 ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
wdenkfe8c2802002-11-03 00:38:21 +0000478 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
479
480 add r5, sp, #S_SP
481 mov r1, lr
wdenkfa366cc2004-07-11 22:27:55 +0000482 stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
wdenkfe8c2802002-11-03 00:38:21 +0000483 mov r0, sp
484 .endm
485
486 .macro irq_save_user_regs
487 sub sp, sp, #S_FRAME_SIZE
488 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkfa366cc2004-07-11 22:27:55 +0000489 add r8, sp, #S_PC
490 stmdb r8, {sp, lr}^ @ Calling SP, LR
491 str lr, [r8, #0] @ Save calling PC
492 mrs r6, spsr
493 str r6, [r8, #4] @ Save CPSR
494 str r0, [r8, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000495 mov r0, sp
496 .endm
497
498 .macro irq_restore_user_regs
499 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
500 mov r0, r0
501 ldr lr, [sp, #S_PC] @ Get PC
502 add sp, sp, #S_FRAME_SIZE
503 subs pc, lr, #4 @ return & move spsr_svc into cpsr
504 .endm
505
506 .macro get_bad_stack
Heiko Schochercad80e12010-09-17 13:10:52 +0200507 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenkfe8c2802002-11-03 00:38:21 +0000508
509 str lr, [r13] @ save caller lr / spsr
510 mrs lr, spsr
wdenkfa366cc2004-07-11 22:27:55 +0000511 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000512
513 mov r13, #MODE_SVC @ prepare SVC-Mode
514 msr spsr_c, r13
515 mov lr, pc
516 movs pc, lr
517 .endm
518
519 .macro get_irq_stack @ setup IRQ stack
520 ldr sp, IRQ_STACK_START
521 .endm
522
523 .macro get_fiq_stack @ setup FIQ stack
524 ldr sp, FIQ_STACK_START
525 .endm
526
527/*
528 * exception handlers
529 */
wdenkfa366cc2004-07-11 22:27:55 +0000530 .align 5
wdenkfe8c2802002-11-03 00:38:21 +0000531undefined_instruction:
532 get_bad_stack
533 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000534 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000535
536 .align 5
537software_interrupt:
538 get_bad_stack
539 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000540 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000541
542 .align 5
543prefetch_abort:
544 get_bad_stack
545 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000546 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000547
548 .align 5
549data_abort:
550 get_bad_stack
551 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000552 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000553
554 .align 5
555not_used:
556 get_bad_stack
557 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000558 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000559
560#ifdef CONFIG_USE_IRQ
561
562 .align 5
563irq:
564 get_irq_stack
565 irq_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000566 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000567 irq_restore_user_regs
568
569 .align 5
570fiq:
571 get_fiq_stack
572 /* someone ought to write a more effiction fiq_save_user_regs */
573 irq_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000574 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000575 irq_restore_user_regs
576
577#else
578
579 .align 5
580irq:
581 get_bad_stack
582 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000583 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000584
585 .align 5
586fiq:
587 get_bad_stack
588 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000589 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000590
591#endif
592
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200593#if defined(CONFIG_NETARM)
wdenkf2140d52004-07-01 16:30:44 +0000594 .align 5
595.globl reset_cpu
596reset_cpu:
wdenk2ebee312004-02-23 19:30:57 +0000597 ldr r1, =NETARM_MEM_MODULE_BASE
598 ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
599 ldr r1, =0xFFFFF000
600 and r0, r1, r0
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200601 ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
wdenk2ebee312004-02-23 19:30:57 +0000602 add r0, r1, r0
603 ldr r4, =NETARM_GEN_MODULE_BASE
604 ldr r1, =NETARM_GEN_SW_SVC_RESETA
605 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
606 ldr r1, =NETARM_GEN_SW_SVC_RESETB
607 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
608 ldr r1, =NETARM_GEN_SW_SVC_RESETA
609 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
610 ldr r1, =NETARM_GEN_SW_SVC_RESETB
611 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
612 mov pc, r0
wdenkf2140d52004-07-01 16:30:44 +0000613#elif defined(CONFIG_S3C4510B)
614/* Nothing done here as reseting the CPU is board specific, depending
615 * on external peripherals such as watchdog timers, etc. */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200616#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
617 /* No specific reset actions for IntegratorAP/CM720T as yet */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100618#elif defined(CONFIG_LPC2292)
619 .align 5
620.globl reset_cpu
621reset_cpu:
622 mov pc, r0
wdenkf2140d52004-07-01 16:30:44 +0000623#else
624#error No reset_cpu() defined for current CPU type
wdenk2ebee312004-02-23 19:30:57 +0000625#endif