blob: 5d0e42204128a5b20dcc323020cb28bbdb8c91ba [file] [log] [blame]
wdenkbc01dd52004-01-02 16:05:07 +00001/*
2 * (C) Copyright 2003
3 * Denis Peter d.peter@mpl.ch
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkbc01dd52004-01-02 16:05:07 +00006 */
7
8/*
9 * File: PATI.h
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
18
19#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
Wolfgang Denka1be4762008-05-20 16:00:29 +020020#define CONFIG_PATI 1 /* ...On a PATI board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF00000
23
David Müller (ELSOFT AG)13c3e392014-09-30 12:32:23 +020024#define CONFIG_SYS_GENERIC_BOARD
25
wdenkbc01dd52004-01-02 16:05:07 +000026/* Serial Console Configuration */
27#define CONFIG_5xx_CONS_SCI1
28#undef CONFIG_5xx_CONS_SCI2
29
30#define CONFIG_BAUDRATE 9600
31
wdenkbc01dd52004-01-02 16:05:07 +000032
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050033/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050034 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
37#define CONFIG_BOOTP_BOOTPATH
38#define CONFIG_BOOTP_GATEWAY
39#define CONFIG_BOOTP_HOSTNAME
40
41
42/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050043 * Command line configuration.
44 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050045#define CONFIG_CMD_REGINFO
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050046#define CONFIG_CMD_REGINFO
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050047#define CONFIG_CMD_BSP
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050048#define CONFIG_CMD_EEPROM
49#define CONFIG_CMD_IRQ
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050050
wdenkbc01dd52004-01-02 16:05:07 +000051
52#if 0
53#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
54#else
55#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
56#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020057#define CONFIG_BOOTCOMMAND "" /* autoboot command */
wdenkbc01dd52004-01-02 16:05:07 +000058
59#define CONFIG_BOOTARGS "" /* */
60
Wolfgang Denka1be4762008-05-20 16:00:29 +020061#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
wdenkbc01dd52004-01-02 16:05:07 +000062
wdenk5da7f2f2004-01-03 00:43:19 +000063/*#define CONFIG_STATUS_LED 1 */ /* Enable status led */
wdenkbc01dd52004-01-02 16:05:07 +000064
65#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
66
67/*
68 * Miscellaneous configurable options
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
wdenkbc01dd52004-01-02 16:05:07 +000071#define CONFIG_PREBOOT
72
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050074#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000076#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000078#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
80#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
81#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */
84#define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */
wdenkbc01dd52004-01-02 16:05:07 +000085
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkbc01dd52004-01-02 16:05:07 +000087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
wdenkbc01dd52004-01-02 16:05:07 +000089
David Müller (ELSOFT AG)a58fc8e2014-09-30 13:23:54 +020090#define CONFIG_BOARD_EARLY_INIT_F
wdenkbc01dd52004-01-02 16:05:07 +000091
92/***********************************************************************
93 * Last Stage Init
94 ***********************************************************************/
95#define CONFIG_LAST_STAGE_INIT
96
97/*
98 * Low Level Configuration Settings
99 */
100
101/*
102 * Internal Memory Mapped (This is not the IMMR content)
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */
wdenkbc01dd52004-01-02 16:05:07 +0000105
106/*
107 * Definitions for initial stack pointer and data area
108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200110#define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200111#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */
wdenkbc01dd52004-01-02 16:05:07 +0000113/*
114 * Start addresses for the final memory configuration
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbc01dd52004-01-02 16:05:07 +0000116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
118#define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */
wdenkbc01dd52004-01-02 16:05:07 +0000119#define PCI_BASE 0x03000000 /* PCI Base (CS2) */
120#define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */
121#define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */
122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MONITOR_BASE 0xFFF00000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200124/* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200125 /* This adress is given to the linker with -Ttext to */
126 /* locate the text section at this adress. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */
128#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkbc01dd52004-01-02 16:05:07 +0000129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */
wdenkbc01dd52004-01-02 16:05:07 +0000131
132/*
133 * For booting Linux, the board info and command line data
134 * have to be in the first 8 MB of memory, since this is
135 * the maximum mapped by the Linux kernel during initialization.
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkbc01dd52004-01-02 16:05:07 +0000138
139
140/*-----------------------------------------------------------------------
141 * FLASH organization
142 *-----------------------------------------------------------------------
143 *
144 */
145
David Müller379f3b72011-12-22 13:38:22 +0100146#define CONFIG_SYS_FLASH_PROTECTION
147#define CONFIG_SYS_FLASH_EMPTY_INFO
148
149#define CONFIG_SYS_FLASH_CFI
150#define CONFIG_FLASH_CFI_DRIVER
151
152#define CONFIG_FLASH_SHOW_PROGRESS 45
wdenkbc01dd52004-01-02 16:05:07 +0000153
David Müller379f3b72011-12-22 13:38:22 +0100154#define CONFIG_SYS_MAX_FLASH_BANKS 1
155#define CONFIG_SYS_MAX_FLASH_SECT 128
wdenkbc01dd52004-01-02 16:05:07 +0000156
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200157#define CONFIG_ENV_IS_IN_EEPROM
158#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200159#define CONFIG_ENV_OFFSET 0
160#define CONFIG_ENV_SIZE 2048
wdenkbc01dd52004-01-02 16:05:07 +0000161#endif
162
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200163#undef CONFIG_ENV_IS_IN_FLASH
164#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200165#define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */
wdenkbc01dd52004-01-02 16:05:07 +0000167#endif
168
169
170#define CONFIG_SPI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */
172#define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */
173#define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */
wdenkbc01dd52004-01-02 16:05:07 +0000174/*-----------------------------------------------------------------------
175 * SYPCR - System Protection Control
176 * SYPCR can only be written once after reset!
177 *-----------------------------------------------------------------------
178 * SW Watchdog freeze
179 */
180#undef CONFIG_WATCHDOG
181#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000183 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
184#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000186 SYPCR_SWP)
187#endif /* CONFIG_WATCHDOG */
188
wdenkbc01dd52004-01-02 16:05:07 +0000189/*-----------------------------------------------------------------------
190 * TBSCR - Time Base Status and Control
191 *-----------------------------------------------------------------------
192 * Clear Reference Interrupt Status, Timebase freezing enabled
193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkbc01dd52004-01-02 16:05:07 +0000195
196/*-----------------------------------------------------------------------
197 * PISCR - Periodic Interrupt Status and Control
198 *-----------------------------------------------------------------------
199 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkbc01dd52004-01-02 16:05:07 +0000202
203/*-----------------------------------------------------------------------
204 * SCCR - System Clock and reset Control Register
205 *-----------------------------------------------------------------------
206 * Set clock output, timebase and RTC source and divider,
207 * power management and some other internal clocks
208 */
209#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
wdenkbc01dd52004-01-02 16:05:07 +0000211 SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000)
212
213/*-----------------------------------------------------------------------
214 * SIUMCR - SIU Module Configuration
215 *-----------------------------------------------------------------------
216 * Data show cycle
217 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */
wdenkbc01dd52004-01-02 16:05:07 +0000219
220/*-----------------------------------------------------------------------
221 * PLPRCR - PLL, Low-Power, and Reset Control Register
222 *-----------------------------------------------------------------------
223 * Set all bits to 40 Mhz
224 *
225 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
wdenkbc01dd52004-01-02 16:05:07 +0000227
228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenkbc01dd52004-01-02 16:05:07 +0000230
231/*-----------------------------------------------------------------------
232 * UMCR - UIMB Module Configuration Register
233 *-----------------------------------------------------------------------
234 *
235 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
wdenkbc01dd52004-01-02 16:05:07 +0000237
238/*-----------------------------------------------------------------------
239 * ICTRL - I-Bus Support Control Register
240 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenkbc01dd52004-01-02 16:05:07 +0000242
243/*-----------------------------------------------------------------------
244 * USIU - Memory Controller Register
245 *-----------------------------------------------------------------------
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA)
248#define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000249/* SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
251#define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000252/* PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA)
254#define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
wdenkbc01dd52004-01-02 16:05:07 +0000255/* config registers: */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
257#define CONFIG_SYS_OR3_PRELIM (0xffff0000)
wdenkbc01dd52004-01-02 16:05:07 +0000258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
wdenkbc01dd52004-01-02 16:05:07 +0000260
261/*-----------------------------------------------------------------------
262 * DER - Timer Decrementer
263 *-----------------------------------------------------------------------
264 * Initialise to zero
265 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_DER 0x00000000
wdenkbc01dd52004-01-02 16:05:07 +0000267
wdenkbc01dd52004-01-02 16:05:07 +0000268#define VERSION_TAG "released"
269#define CONFIG_ISO_STRING "MEV-10084-001"
270
271#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
272
273#endif /* __CONFIG_H */