blob: 2bea60480430a8d9a8a4295ab3b204fe8ea6e999 [file] [log] [blame]
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05001/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
York Sun80bd6612015-08-18 12:35:52 -070016#define CONFIG_SYS_GENERIC_BOARD
17#define CONFIG_DISPLAY_BOARDINFO
18
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080019#ifdef CONFIG_36BIT
20#define CONFIG_PHYS_64BIT
21#endif
22
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050023/* High Level Configuration Options */
24#define CONFIG_BOOKE 1 /* BOOKE */
25#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050026#define CONFIG_MPC8548 1 /* MPC8548 specific */
27#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
28
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020029#ifndef CONFIG_SYS_TEXT_BASE
30#define CONFIG_SYS_TEXT_BASE 0xfff80000
31#endif
32
Kumar Galaad4e9d42011-01-04 17:57:59 -060033#define CONFIG_SYS_SRIO
34#define CONFIG_SRIO1 /* SRIO port 1 */
35
Ed Swarthout95ae0a02007-07-27 01:50:52 -050036#define CONFIG_PCI /* enable any pci type devices */
37#define CONFIG_PCI1 /* PCI controller 1 */
38#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050039#undef CONFIG_PCI2
40#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000041#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala93166d22007-12-07 12:17:34 -060042#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050043#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050044
45#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050046#define CONFIG_ENV_OVERWRITE
Ed Swarthout95ae0a02007-07-27 01:50:52 -050047#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Kumar Gala35b2b092008-01-16 01:45:10 -060048#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050049
Jon Loeliger6bcdb402008-03-19 15:02:07 -050050#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050051
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050052#ifndef __ASSEMBLY__
53extern unsigned long get_clock_freq(void);
54#endif
55#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
56
57/*
58 * These can be toggled for performance analysis, otherwise use default.
59 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050060#define CONFIG_L2_CACHE /* toggle L2 cache */
61#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050062
63/*
64 * Only possible on E500 Version 2 or newer cores.
65 */
66#define CONFIG_ENABLE_36BIT_PHYS 1
67
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080068#ifdef CONFIG_PHYS_64BIT
69#define CONFIG_ADDR_MAP
70#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
71#endif
72
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050075
Timur Tabid8f341c2011-08-04 18:03:41 -050076#define CONFIG_SYS_CCSRBAR 0xe0000000
77#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050078
Jon Loeligerc378bae2008-03-18 13:51:06 -050079/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070080#define CONFIG_SYS_FSL_DDR2
Jon Loeligerc378bae2008-03-18 13:51:06 -050081#undef CONFIG_FSL_DDR_INTERACTIVE
82#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
83#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050084
chenhui zhao3560dbd2011-09-06 16:41:19 +000085#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080086#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050087#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
88
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
90#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050091
Jon Loeligerc378bae2008-03-18 13:51:06 -050092#define CONFIG_NUM_DDR_CONTROLLERS 1
93#define CONFIG_DIMM_SLOTS_PER_CTLR 1
94#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050095
Jon Loeligerc378bae2008-03-18 13:51:06 -050096/* I2C addresses of SPD EEPROMs */
97#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
98
99/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500100#ifndef CONFIG_SPD_EEPROM
101#error ("CONFIG_SPD_EEPROM is required")
102#endif
103
104#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaoe97171e2011-10-13 13:40:59 +0800105/*
106 * Physical Address Map
107 *
108 * 32bit:
109 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
110 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
111 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
112 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
113 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
114 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
115 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
116 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
117 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
118 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
119 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
120 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800121 * 36bit:
122 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
123 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
124 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
125 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
126 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
127 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
128 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
129 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
130 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
131 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
132 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
133 *
chenhui zhaoe97171e2011-10-13 13:40:59 +0800134 */
135
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500136
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500137/*
138 * Local Bus Definitions
139 */
140
141/*
142 * FLASH on the Local Bus
143 * Two banks, 8M each, using the CFI driver.
144 * Boot from BR0/OR0 bank at 0xff00_0000
145 * Alternate BR1/OR1 bank at 0xff80_0000
146 *
147 * BR0, BR1:
148 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
149 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
150 * Port Size = 16 bits = BRx[19:20] = 10
151 * Use GPCM = BRx[24:26] = 000
152 * Valid = BRx[31] = 1
153 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500154 * 0 4 8 12 16 20 24 28
155 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
156 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500157 *
158 * OR0, OR1:
159 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
160 * Reserved ORx[17:18] = 11, confusion here?
161 * CSNT = ORx[20] = 1
162 * ACS = half cycle delay = ORx[21:22] = 11
163 * SCY = 6 = ORx[24:27] = 0110
164 * TRLX = use relaxed timing = ORx[29] = 1
165 * EAD = use external address latch delay = OR[31] = 1
166 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500167 * 0 4 8 12 16 20 24 28
168 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500169 */
170
chenhui zhaoe97171e2011-10-13 13:40:59 +0800171#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800172#ifdef CONFIG_PHYS_64BIT
173#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
174#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800175#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800176#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500177
chenhui zhaoe97171e2011-10-13 13:40:59 +0800178#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000179 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800180#define CONFIG_SYS_BR1_PRELIM \
181 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_OR0_PRELIM 0xff806e65
184#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500185
chenhui zhaoe97171e2011-10-13 13:40:59 +0800186#define CONFIG_SYS_FLASH_BANKS_LIST \
187 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
189#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
190#undef CONFIG_SYS_FLASH_CHECKSUM
191#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
192#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500193
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200194#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500195
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200196#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_CFI
198#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500199
chenhui zhao3560dbd2011-09-06 16:41:19 +0000200#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500201
202/*
203 * SDRAM on the Local Bus
204 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800205#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800206#ifdef CONFIG_PHYS_64BIT
207#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
208#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800209#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800210#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500212
213/*
214 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500216 *
217 * For BR2, need:
218 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
219 * port-size = 32-bits = BR2[19:20] = 11
220 * no parity checking = BR2[21:22] = 00
221 * SDRAM for MSEL = BR2[24:26] = 011
222 * Valid = BR[31] = 1
223 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500224 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500225 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
226 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500228 * FIXME: the top 17 bits of BR2.
229 */
230
chenhui zhaoe97171e2011-10-13 13:40:59 +0800231#define CONFIG_SYS_BR2_PRELIM \
232 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
233 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500234
235/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500237 *
238 * For OR2, need:
239 * 64MB mask for AM, OR2[0:7] = 1111 1100
240 * XAM, OR2[17:18] = 11
241 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500242 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500243 * EAD set for extra time OR[31] = 1
244 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500245 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500246 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
247 */
248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
252#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
253#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
254#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500255
256/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500257 * Common settings for all Local Bus SDRAM commands.
258 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500259 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500260 * is OR'ed in too.
261 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500262#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
263 | LSDMR_PRETOACT7 \
264 | LSDMR_ACTTORW7 \
265 | LSDMR_BL8 \
266 | LSDMR_WRC4 \
267 | LSDMR_CL3 \
268 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500269 )
270
271/*
272 * The CADMUS registers are connected to CS3 on CDS.
273 * The new memory map places CADMUS at 0xf8000000.
274 *
275 * For BR3, need:
276 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
277 * port-size = 8-bits = BR[19:20] = 01
278 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500279 * GPMC for MSEL = BR[24:26] = 000
280 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500281 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500282 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500283 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
284 *
285 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500286 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500287 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500288 * CSNT OR[20] = 1
289 * ACS OR[21:22] = 11
290 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500291 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500292 * SETA OR[28] = 0
293 * TRLX OR[29] = 1
294 * EHTR OR[30] = 1
295 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500296 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500297 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500298 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
299 */
300
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500301#define CONFIG_FSL_CADMUS
302
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500303#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800304#ifdef CONFIG_PHYS_64BIT
305#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
306#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800307#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800308#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800309#define CONFIG_SYS_BR3_PRELIM \
310 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500312
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_INIT_RAM_LOCK 1
314#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200315#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500316
Wolfgang Denk0191e472010-10-26 14:34:52 +0200317#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500319
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000321#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500322
323/* Serial Port */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500324#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_NS16550
326#define CONFIG_SYS_NS16550_SERIAL
327#define CONFIG_SYS_NS16550_REG_SIZE 1
328#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500331 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
334#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500335
336/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_HUSH_PARSER
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500338
Matthew McClintock148e26a2006-06-28 10:43:36 -0500339/* pass open firmware flat tree */
Kumar Galad28ced32007-11-29 00:11:44 -0600340#define CONFIG_OF_LIBFDT 1
341#define CONFIG_OF_BOARD_SETUP 1
342#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock148e26a2006-06-28 10:43:36 -0500343
Jon Loeliger43d818f2006-10-20 15:50:15 -0500344/*
345 * I2C
346 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200347#define CONFIG_SYS_I2C
348#define CONFIG_SYS_I2C_FSL
349#define CONFIG_SYS_FSL_I2C_SPEED 400000
350#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
351#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
352#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500353
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200354/* EEPROM */
355#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_I2C_EEPROM_CCID
357#define CONFIG_SYS_ID_EEPROM
358#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
359#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200360
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500361/*
362 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300363 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500364 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600365#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800366#ifdef CONFIG_PHYS_64BIT
367#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
368#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
369#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600370#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600371#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800372#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600374#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600375#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800376#ifdef CONFIG_PHYS_64BIT
377#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
378#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800380#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500382
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500383#ifdef CONFIG_PCIE1
Kumar Galaac799852010-12-17 10:21:22 -0600384#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600385#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800386#ifdef CONFIG_PHYS_64BIT
387#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
388#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
389#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600390#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600391#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800392#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600394#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600395#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800396#ifdef CONFIG_PHYS_64BIT
397#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
398#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800400#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500402#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800403
404/*
405 * RapidIO MMU
406 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800407#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800408#ifdef CONFIG_PHYS_64BIT
409#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
410#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800411#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800412#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600413#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500414
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700415#ifdef CONFIG_LEGACY
416#define BRIDGE_ID 17
417#define VIA_ID 2
418#else
419#define BRIDGE_ID 28
420#define VIA_ID 4
421#endif
422
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500423#if defined(CONFIG_PCI)
424
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500425#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500426
427#undef CONFIG_EEPRO100
428#undef CONFIG_TULIP
429
chenhui zhao3560dbd2011-09-06 16:41:19 +0000430#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500431
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500432#endif /* CONFIG_PCI */
433
434
435#if defined(CONFIG_TSEC_ENET)
436
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500437#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500438#define CONFIG_TSEC1 1
439#define CONFIG_TSEC1_NAME "eTSEC0"
440#define CONFIG_TSEC2 1
441#define CONFIG_TSEC2_NAME "eTSEC1"
442#define CONFIG_TSEC3 1
443#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500444#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500445#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500446#undef CONFIG_MPC85XX_FEC
447
chenhui zhaod1077b62011-09-06 16:41:18 +0000448#define CONFIG_PHY_MARVELL
449
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500450#define TSEC1_PHY_ADDR 0
451#define TSEC2_PHY_ADDR 1
452#define TSEC3_PHY_ADDR 2
453#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500454
455#define TSEC1_PHYIDX 0
456#define TSEC2_PHYIDX 0
457#define TSEC3_PHYIDX 0
458#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500459#define TSEC1_FLAGS TSEC_GIGABIT
460#define TSEC2_FLAGS TSEC_GIGABIT
461#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
462#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500463
464/* Options are: eTSEC[0-3] */
465#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500466#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500467#endif /* CONFIG_TSEC_ENET */
468
469/*
470 * Environment
471 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200472#define CONFIG_ENV_IS_IN_FLASH 1
chenhui zhao3560dbd2011-09-06 16:41:19 +0000473#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
474#define CONFIG_ENV_ADDR 0xfff80000
475#else
476#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
477#endif
478#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200479#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500480
481#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200482#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500483
Jon Loeligere63319f2007-06-13 13:22:08 -0500484/*
Jon Loeligered26c742007-07-10 09:10:49 -0500485 * BOOTP options
486 */
487#define CONFIG_BOOTP_BOOTFILESIZE
488#define CONFIG_BOOTP_BOOTPATH
489#define CONFIG_BOOTP_GATEWAY
490#define CONFIG_BOOTP_HOSTNAME
491
492
493/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500494 * Command line configuration.
495 */
Jon Loeligere63319f2007-06-13 13:22:08 -0500496#define CONFIG_CMD_PING
497#define CONFIG_CMD_I2C
498#define CONFIG_CMD_MII
Kumar Gala489675d2008-09-22 23:40:42 -0500499#define CONFIG_CMD_IRQ
Becky Bruceee888da2010-06-17 11:37:25 -0500500#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500501
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500502#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500503 #define CONFIG_CMD_PCI
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500504#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500505
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500506
507#undef CONFIG_WATCHDOG /* watchdog disabled */
508
509/*
510 * Miscellaneous configurable options
511 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200512#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500513#define CONFIG_CMDLINE_EDITING /* Command-line editing */
514#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligere63319f2007-06-13 13:22:08 -0500516#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500518#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200519#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500520#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
522#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
523#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500524
525/*
526 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500527 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500528 * the maximum mapped by the Linux kernel during initialization.
529 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500530#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
531#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500532
Jon Loeligere63319f2007-06-13 13:22:08 -0500533#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500534#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500535#endif
536
537/*
538 * Environment Configuration
539 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500540#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500541#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500542#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500543#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500544#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500545#endif
546
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500547#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500548
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500549#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000550#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000551#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500552#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500553
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500554#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500555#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500556#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500557
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500558#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500559
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500560#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
561#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500562
563#define CONFIG_BAUDRATE 115200
564
chenhui zhao3560dbd2011-09-06 16:41:19 +0000565#define CONFIG_EXTRA_ENV_SETTINGS \
566 "hwconfig=fsl_ddr:ecc=off\0" \
567 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200568 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000569 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200570 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
571 " +$filesize; " \
572 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
573 " +$filesize; " \
574 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
575 " $filesize; " \
576 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
577 " +$filesize; " \
578 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
579 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000580 "consoledev=ttyS1\0" \
581 "ramdiskaddr=2000000\0" \
582 "ramdiskfile=ramdisk.uboot\0" \
583 "fdtaddr=c00000\0" \
584 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500585
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500586#define CONFIG_NFSBOOTCOMMAND \
587 "setenv bootargs root=/dev/nfs rw " \
588 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500589 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500590 "console=$consoledev,$baudrate $othbootargs;" \
591 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500592 "tftp $fdtaddr $fdtfile;" \
593 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500594
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500595
596#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500597 "setenv bootargs root=/dev/ram rw " \
598 "console=$consoledev,$baudrate $othbootargs;" \
599 "tftp $ramdiskaddr $ramdiskfile;" \
600 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500601 "tftp $fdtaddr $fdtfile;" \
602 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500603
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500604#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500605
606#endif /* __CONFIG_H */