blob: ccb91fb062473176db4e5d24218da258c3770967 [file] [log] [blame]
Kumar Galaaf7a9dc2010-04-20 10:20:33 -05001/*
2 * Copyright 2010 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19
Anton Vorontsov202f9e02008-03-24 17:40:32 +030020#ifndef __FSL_SERDES_H
21#define __FSL_SERDES_H
22
23#include <config.h>
24
Kumar Galaaf7a9dc2010-04-20 10:20:33 -050025enum srds_prtcl {
26 NONE = 0,
27 PCIE1,
28 PCIE2,
29 PCIE3,
30 PCIE4,
31 SATA1,
32 SATA2,
33 SRIO1,
34 SRIO2,
Kumar Gala674e0f42010-07-12 22:51:29 -050035 SGMII_FM1_DTSEC1,
36 SGMII_FM1_DTSEC2,
37 SGMII_FM1_DTSEC3,
38 SGMII_FM1_DTSEC4,
39 SGMII_FM1_DTSEC5,
York Sun7e0edbd2012-10-08 07:44:15 +000040 SGMII_FM1_DTSEC6,
41 SGMII_FM1_DTSEC9,
42 SGMII_FM1_DTSEC10,
Kumar Gala674e0f42010-07-12 22:51:29 -050043 SGMII_FM2_DTSEC1,
44 SGMII_FM2_DTSEC2,
45 SGMII_FM2_DTSEC3,
46 SGMII_FM2_DTSEC4,
Timur Tabi7920fb12012-08-14 06:47:21 +000047 SGMII_FM2_DTSEC5,
York Sun7e0edbd2012-10-08 07:44:15 +000048 SGMII_FM2_DTSEC6,
49 SGMII_FM2_DTSEC9,
50 SGMII_FM2_DTSEC10,
Kumar Galaaf7a9dc2010-04-20 10:20:33 -050051 SGMII_TSEC1,
52 SGMII_TSEC2,
53 SGMII_TSEC3,
54 SGMII_TSEC4,
55 XAUI_FM1,
56 XAUI_FM2,
57 AURORA,
York Sun7e0edbd2012-10-08 07:44:15 +000058 CPRI1,
59 CPRI2,
60 CPRI3,
61 CPRI4,
62 CPRI5,
63 CPRI6,
64 CPRI7,
65 CPRI8,
66 XAUI_FM1_MAC9,
67 XAUI_FM1_MAC10,
68 XAUI_FM2_MAC9,
69 XAUI_FM2_MAC10,
70 HIGIG_FM1_MAC9,
71 HIGIG_FM1_MAC10,
72 HIGIG_FM2_MAC9,
73 HIGIG_FM2_MAC10,
74 QSGMII_FM1_A, /* A indicates MACs 1-4 */
75 QSGMII_FM1_B, /* B indicates MACs 5,6,9,10 */
76 QSGMII_FM2_A,
77 QSGMII_FM2_B,
78 XFI_FM1_MAC9,
79 XFI_FM1_MAC10,
80 XFI_FM2_MAC9,
81 XFI_FM2_MAC10,
82 INTERLAKEN,
York Sun46571362013-03-25 07:40:06 +000083 SGMII_SW1_DTSEC1, /* SW indicates on L2 switch */
84 SGMII_SW1_DTSEC2,
85 SGMII_SW1_DTSEC3,
86 SGMII_SW1_DTSEC4,
87 SGMII_SW1_DTSEC5,
88 SGMII_SW1_DTSEC6,
89 QSGMII_SW1_A, /* SW indicates on L2 swtich */
90 QSGMII_SW1_B,
Kumar Galaaf7a9dc2010-04-20 10:20:33 -050091};
Anton Vorontsov202f9e02008-03-24 17:40:32 +030092
York Sun7e0edbd2012-10-08 07:44:15 +000093enum srds {
94 FSL_SRDS_1 = 0,
95 FSL_SRDS_2 = 1,
96 FSL_SRDS_3 = 2,
97 FSL_SRDS_4 = 3,
98};
99
Kumar Galaaf7a9dc2010-04-20 10:20:33 -0500100int is_serdes_configured(enum srds_prtcl device);
Kumar Gala86853d42010-05-22 13:21:39 -0500101void fsl_serdes_init(void);
Anton Vorontsov202f9e02008-03-24 17:40:32 +0300102
Emil Medvef6651e62010-08-31 22:57:36 -0500103#ifdef CONFIG_FSL_CORENET
York Sun7e0edbd2012-10-08 07:44:15 +0000104#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
105int serdes_get_first_lane(u32 sd, enum srds_prtcl device);
106#else
Emil Medvef6651e62010-08-31 22:57:36 -0500107int serdes_get_first_lane(enum srds_prtcl device);
York Sun7e0edbd2012-10-08 07:44:15 +0000108#endif
Emil Medveb01c81f2010-08-31 22:57:38 -0500109#ifdef CONFIG_SYS_P4080_ERRATUM_SERDES9
110void serdes_reset_rx(enum srds_prtcl device);
111#endif
Emil Medvef6651e62010-08-31 22:57:36 -0500112#endif
113
Anton Vorontsov202f9e02008-03-24 17:40:32 +0300114#endif /* __FSL_SERDES_H */