blob: deda3e54d928138c46c8abd690745f1bc8489dd4 [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +02001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +02006 * (C) Copyright 2009
7 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
8 * esd electronic system design gmbh <www.esd.eu>
9 *
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020010 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010030#include <asm/arch/hardware.h>
31#include <asm/arch/io.h>
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020032#include <asm/arch/at91_common.h>
33#include <asm/arch/at91_pmc.h>
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010034#include <asm/arch/at91_pio.h>
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020035
36void at91_serial0_hw_init(void)
37{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010038 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
39
Jens Scharsigb49d15c2010-02-03 22:46:46 +010040 at91_set_a_periph(AT91_PIO_PORTA, 26, 1); /* TXD0 */
41 at91_set_a_periph(AT91_PIO_PORTA, 27, 0); /* RXD0 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010042 writel(1 << AT91SAM9263_ID_US0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020043}
44
45void at91_serial1_hw_init(void)
46{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010047 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
48
Jens Scharsigb49d15c2010-02-03 22:46:46 +010049 at91_set_a_periph(AT91_PIO_PORTD, 0, 1); /* TXD1 */
50 at91_set_a_periph(AT91_PIO_PORTD, 1, 0); /* RXD1 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010051 writel(1 << AT91SAM9263_ID_US1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020052}
53
54void at91_serial2_hw_init(void)
55{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010056 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
57
Jens Scharsigb49d15c2010-02-03 22:46:46 +010058 at91_set_a_periph(AT91_PIO_PORTD, 2, 1); /* TXD2 */
59 at91_set_a_periph(AT91_PIO_PORTD, 3, 0); /* RXD2 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010060 writel(1 << AT91SAM9263_ID_US2, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020061}
62
63void at91_serial3_hw_init(void)
64{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010065 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
66
Jens Scharsigb49d15c2010-02-03 22:46:46 +010067 at91_set_a_periph(AT91_PIO_PORTC, 30, 0); /* DRXD */
68 at91_set_a_periph(AT91_PIO_PORTC, 31, 1); /* DTXD */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010069 writel(1 << AT91_ID_SYS, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020070}
71
72void at91_serial_hw_init(void)
73{
74#ifdef CONFIG_USART0
75 at91_serial0_hw_init();
76#endif
77
78#ifdef CONFIG_USART1
79 at91_serial1_hw_init();
80#endif
81
82#ifdef CONFIG_USART2
83 at91_serial2_hw_init();
84#endif
85
86#ifdef CONFIG_USART3 /* DBGU */
87 at91_serial3_hw_init();
88#endif
89}
90
91#ifdef CONFIG_HAS_DATAFLASH
92void at91_spi0_hw_init(unsigned long cs_mask)
93{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010094 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
95
Jens Scharsigb49d15c2010-02-03 22:46:46 +010096 at91_set_b_periph(AT91_PIO_PORTA, 0, 0); /* SPI0_MISO */
97 at91_set_b_periph(AT91_PIO_PORTA, 1, 0); /* SPI0_MOSI */
98 at91_set_b_periph(AT91_PIO_PORTA, 2, 0); /* SPI0_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020099
100 /* Enable clock */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100101 writel(1 << AT91SAM9263_ID_SPI0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200102
103 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100104 at91_set_b_periph(AT91_PIO_PORTA, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200105 }
106 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100107 at91_set_b_periph(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200108 }
109 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100110 at91_set_b_periph(AT91_PIO_PORTA, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200111 }
112 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100113 at91_set_b_periph(AT91_PIO_PORTB, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200114 }
115 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100116 at91_set_pio_output(AT91_PIO_PORTA, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200117 }
118 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100119 at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200120 }
121 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100122 at91_set_pio_output(AT91_PIO_PORTA, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200123 }
124 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100125 at91_set_pio_output(AT91_PIO_PORTB, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200126 }
127}
128
129void at91_spi1_hw_init(unsigned long cs_mask)
130{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100131 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
132
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100133 at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* SPI1_MISO */
134 at91_set_a_periph(AT91_PIO_PORTB, 13, 0); /* SPI1_MOSI */
135 at91_set_a_periph(AT91_PIO_PORTB, 14, 0); /* SPI1_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200136
137 /* Enable clock */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100138 writel(1 << AT91SAM9263_ID_SPI1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200139
140 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100141 at91_set_a_periph(AT91_PIO_PORTB, 15, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200142 }
143 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100144 at91_set_a_periph(AT91_PIO_PORTB, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200145 }
146 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100147 at91_set_a_periph(AT91_PIO_PORTB, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200148 }
149 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100150 at91_set_a_periph(AT91_PIO_PORTB, 18, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200151 }
152 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100153 at91_set_pio_output(AT91_PIO_PORTB, 15, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200154 }
155 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100156 at91_set_pio_output(AT91_PIO_PORTB, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200157 }
158 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100159 at91_set_pio_output(AT91_PIO_PORTB, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200160 }
161 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100162 at91_set_pio_output(AT91_PIO_PORTB, 18, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200163 }
164}
165#endif
166
167#ifdef CONFIG_MACB
168void at91_macb_hw_init(void)
169{
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100170 at91_set_a_periph(AT91_PIO_PORTE, 21, 0); /* ETXCK_EREFCK */
171 at91_set_b_periph(AT91_PIO_PORTC, 25, 0); /* ERXDV */
172 at91_set_a_periph(AT91_PIO_PORTE, 25, 0); /* ERX0 */
173 at91_set_a_periph(AT91_PIO_PORTE, 26, 0); /* ERX1 */
174 at91_set_a_periph(AT91_PIO_PORTE, 27, 0); /* ERXER */
175 at91_set_a_periph(AT91_PIO_PORTE, 28, 0); /* ETXEN */
176 at91_set_a_periph(AT91_PIO_PORTE, 23, 0); /* ETX0 */
177 at91_set_a_periph(AT91_PIO_PORTE, 24, 0); /* ETX1 */
178 at91_set_a_periph(AT91_PIO_PORTE, 30, 0); /* EMDIO */
179 at91_set_a_periph(AT91_PIO_PORTE, 29, 0); /* EMDC */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200180
181#ifndef CONFIG_RMII
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100182 at91_set_a_periph(AT91_PIO_PORTE, 22, 0); /* ECRS */
183 at91_set_b_periph(AT91_PIO_PORTC, 26, 0); /* ECOL */
184 at91_set_b_periph(AT91_PIO_PORTC, 22, 0); /* ERX2 */
185 at91_set_b_periph(AT91_PIO_PORTC, 23, 0); /* ERX3 */
186 at91_set_b_periph(AT91_PIO_PORTC, 27, 0); /* ERXCK */
187 at91_set_b_periph(AT91_PIO_PORTC, 20, 0); /* ETX2 */
188 at91_set_b_periph(AT91_PIO_PORTC, 21, 0); /* ETX3 */
189 at91_set_b_periph(AT91_PIO_PORTC, 24, 0); /* ETXER */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200190#endif
191}
192#endif
193
194#ifdef CONFIG_USB_OHCI_NEW
195void at91_uhp_hw_init(void)
196{
197 /* Enable VBus on UHP ports */
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100198 at91_set_pio_output(AT91_PIO_PORTA, 21, 0);
199 at91_set_pio_output(AT91_PIO_PORTA, 24, 0);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200200}
201#endif
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +0200202
203#ifdef CONFIG_AT91_CAN
204void at91_can_hw_init(void)
205{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100206 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
207
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100208 at91_set_a_periph(AT91_PIO_PORTA, 13, 0); /* CAN_TX */
209 at91_set_a_periph(AT91_PIO_PORTA, 14, 1); /* CAN_RX */
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +0200210
211 /* Enable clock */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100212 writel(1 << AT91SAM9263_ID_CAN, &pmc->pcer);
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +0200213}
214#endif