blob: 4ff10857a09656e362f0c489417e30f9aae91c8c [file] [log] [blame]
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +00001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * sam9x60.dtsi - Device Tree Include file for SAM9X60 SoC.
4 *
5 * Copyright (C) 2018 Microchip Technology Inc. and its subsidiaries
6 *
7 * Author: Sandeep Sheriker M <sandeepsheriker.mallikarjun@microchip.com>
8 */
9
10#include "skeleton.dtsi"
11#include <dt-bindings/dma/at91.h>
12#include <dt-bindings/pinctrl/at91.h>
13#include <dt-bindings/interrupt-controller/irq.h>
14#include <dt-bindings/gpio/gpio.h>
Claudiu Beznea562a8642020-10-07 18:17:12 +030015#include <dt-bindings/clk/at91.h>
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +000016
17/{
18 model = "Microchip SAM9X60 SoC";
19 compatible = "microchip,sam9x60";
Manikandan Muralidharan442eb3c2025-02-10 12:21:37 +053020 interrupt-parent = <&aic>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +000021
22 aliases {
23 serial0 = &dbgu;
24 gpio0 = &pioA;
25 gpio1 = &pioB;
Mihai Sain48386122021-10-27 10:28:35 +030026 gpio2 = &pioC;
Eugen Hristev94b65ea2019-09-30 07:28:58 +000027 gpio3 = &pioD;
Tudor Ambarus6c8b9502019-09-27 13:09:19 +000028 spi0 = &qspi;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +000029 };
30
Alexander Dahl35112772023-07-05 22:16:57 +020031 cpus {
32 #address-cells = <1>;
33 #size-cells = <0>;
34
35 ARM9260_0: cpu@0 {
36 device_type = "cpu";
37 compatible = "arm,arm926ej-s";
38 clocks = <&pmc PMC_TYPE_CORE 19>, <&pmc PMC_TYPE_CORE 11>, <&main_xtal>;
39 clock-names = "cpu", "master", "xtal";
40 };
41 };
42
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +000043 clocks {
Claudiu Bezneaea2d4962020-10-07 18:17:11 +030044 slow_rc_osc: slow_rc_osc {
45 compatible = "fixed-clock";
46 #clock-cells = <0>;
47 clock-frequency = <18500>;
48 };
49
Claudiu Beznea562a8642020-10-07 18:17:12 +030050 main_rc: main_rc {
51 compatible = "fixed-clock";
52 #clock-cells = <0>;
53 clock-frequency = <12000000>;
54 };
55
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +000056 slow_xtal: slow_xtal {
57 compatible = "fixed-clock";
58 #clock-cells = <0>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +000059 };
60
61 main_xtal: main_xtal {
62 compatible = "fixed-clock";
63 #clock-cells = <0>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +000064 };
65 };
66
67 ahb {
68 compatible = "simple-bus";
69 #address-cells = <1>;
70 #size-cells = <1>;
71 ranges;
72
Sergiu Moga85e34212023-01-04 16:04:10 +020073 usb1: usb@600000 {
74 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
75 reg = <0x00600000 0x100000>;
76 clocks = <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_SYSTEM 21>;
77 clock-names = "ohci_clk", "hclk", "uhpck";
78 status = "disabled";
79 };
80
81 usb2: usb@700000 {
82 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
83 reg = <0x00700000 0x100000>;
84 clocks = <&pmc PMC_TYPE_CORE 8>, <&pmc PMC_TYPE_PERIPHERAL 22>;
85 clock-names = "usb_clk", "ehci_clk";
86 assigned-clocks = <&pmc PMC_TYPE_CORE 8>;
87 assigned-clock-rates = <480000000>;
88 status = "disabled";
89 };
90
Balamanikandan Gunasundar7b4fdbe2022-10-25 16:21:07 +053091 ebi: ebi@10000000 {
92 compatible = "microchip,sam9x60-ebi";
93 #address-cells = <2>;
94 #size-cells = <1>;
95 atmel,smc = <&smc>;
96 microchip,sfr = <&sfr>;
97 reg = <0x10000000 0x60000000>;
98 ranges = <0x0 0x0 0x10000000 0x10000000
99 0x1 0x0 0x20000000 0x10000000
100 0x2 0x0 0x30000000 0x10000000
101 0x3 0x0 0x40000000 0x10000000
102 0x4 0x0 0x50000000 0x10000000
103 0x5 0x0 0x60000000 0x10000000>;
104 clocks = <&pmc PMC_TYPE_CORE 11>;
105 status = "disabled";
106
107 nand_controller: nand-controller {
108 compatible = "microchip,sam9x60-nand-controller";
109 ecc-engine = <&pmecc>;
110 #address-cells = <2>;
111 #size-cells = <1>;
112 ranges;
113 status = "disabled";
114 };
115 };
116
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000117 sdhci0: sdhci-host@80000000 {
118 compatible = "microchip,sam9x60-sdhci";
119 reg = <0x80000000 0x300>;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300120 clocks = <&pmc PMC_TYPE_PERIPHERAL 12>, <&pmc PMC_TYPE_GCK 12>;
121 clock-names = "hclock", "multclk";
122 assigned-clocks = <&pmc PMC_TYPE_GCK 12>;
123 assigned-clock-rates = <100000000>;
124 assigned-clock-parents = <&pmc PMC_TYPE_CORE 10>; /* ID_PLL_A_DIV */
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000125 bus-width = <4>;
126 pinctrl-names = "default";
127 pinctrl-0 = <&pinctrl_sdhci0>;
128 };
129
Mihai Sainc31c8782022-12-23 08:47:17 +0200130 sdhci1: sdhci-host@90000000 {
131 compatible = "microchip,sam9x60-sdhci";
132 reg = <0x90000000 0x300>;
133 clocks = <&pmc PMC_TYPE_PERIPHERAL 26>, <&pmc PMC_TYPE_GCK 26>;
134 clock-names = "hclock", "multclk";
135 assigned-clocks = <&pmc PMC_TYPE_GCK 26>;
136 assigned-clock-rates = <100000000>;
137 assigned-clock-parents = <&pmc PMC_TYPE_CORE 10>; /* ID_PLL_A_DIV */
138 bus-width = <4>;
139 pinctrl-names = "default";
140 pinctrl-0 = <&pinctrl_sdhci1>;
141 };
142
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000143 apb {
144 compatible = "simple-bus";
145 #address-cells = <1>;
146 #size-cells = <1>;
147 ranges;
148
Tudor Ambarus6c8b9502019-09-27 13:09:19 +0000149 qspi: spi@f0014000 {
150 compatible = "microchip,sam9x60-qspi";
151 reg = <0xf0014000 0x100>, <0x70000000 0x10000000>;
152 reg-names = "qspi_base", "qspi_mmap";
Alexander Dahl35112772023-07-05 22:16:57 +0200153 clocks = <&pmc PMC_TYPE_PERIPHERAL 35>, <&pmc PMC_TYPE_SYSTEM 18>; /* ID_QSPI */
Tudor Ambarus6c8b9502019-09-27 13:09:19 +0000154 clock-names = "pclk", "qspick";
155 #address-cells = <1>;
156 #size-cells = <0>;
157 status = "disabled";
158 };
159
Alexander Dahl35112772023-07-05 22:16:57 +0200160 pit64b0: timer@f0028000 {
161 compatible = "microchip,sam9x60-pit64b";
162 reg = <0xf0028000 0xec>;
163 clocks = <&pmc PMC_TYPE_PERIPHERAL 37>, <&pmc PMC_TYPE_GCK 37>;
164 clock-names = "pclk", "gclk";
165 };
166
Eugen Hristeve54f1022019-10-09 09:23:40 +0000167 flx0: flexcom@f801c600 {
168 compatible = "atmel,sama5d2-flexcom";
169 reg = <0xf801c000 0x200>;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300170 clocks = <&pmc PMC_TYPE_PERIPHERAL 5>;
Eugen Hristeve54f1022019-10-09 09:23:40 +0000171 #address-cells = <1>;
172 #size-cells = <1>;
173 ranges = <0x0 0xf801c000 0x800>;
174 status = "disabled";
175 };
176
Nicolas Ferred7d06bf2019-09-27 13:08:48 +0000177 macb0: ethernet@f802c000 {
178 compatible = "cdns,sam9x60-macb", "cdns,macb";
179 reg = <0xf802c000 0x100>;
180 pinctrl-names = "default";
181 pinctrl-0 = <&pinctrl_macb0_rmii>;
182 clock-names = "hclk", "pclk";
Claudiu Beznea562a8642020-10-07 18:17:12 +0300183 clocks = <&pmc PMC_TYPE_PERIPHERAL 24>, <&pmc PMC_TYPE_PERIPHERAL 24>;
Nicolas Ferred7d06bf2019-09-27 13:08:48 +0000184 status = "disabled";
185 };
186
Balamanikandan Gunasundar7b4fdbe2022-10-25 16:21:07 +0530187 sfr: sfr@f8050000 {
188 compatible = "microchip,sam9x60-sfr", "syscon";
189 reg = <0xf8050000 0x100>;
190 };
191
Alexander Dahl35112772023-07-05 22:16:57 +0200192 pmecc: ecc-engine@ffffe000 {
193 compatible = "microchip,sam9x60-pmecc", "atmel,at91sam9g45-pmecc";
194 reg = <0xffffe000 0x300>,
195 <0xffffe600 0x100>;
196 };
197
198 smc: smc@ffffea00 {
199 compatible = "microchip,sam9x60-smc", "atmel,at91sam9260-smc", "syscon";
200 reg = <0xffffea00 0x100>;
201 };
202
Manikandan Muralidharan442eb3c2025-02-10 12:21:37 +0530203 aic: interrupt-controller@fffff100 {
204 compatible = "microchip,sam9x60-aic";
205 #interrupt-cells = <3>;
206 interrupt-controller;
207 reg = <0xfffff100 0x100>;
208 atmel,external-irqs = <31>;
209 };
210
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000211 dbgu: serial@fffff200 {
212 compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
213 reg = <0xfffff200 0x200>;
214 pinctrl-names = "default";
215 pinctrl-0 = <&pinctrl_dbgu>;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300216 clocks = <&pmc PMC_TYPE_PERIPHERAL 47>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000217 clock-names = "usart";
218 };
219
Alexander Dahl35112772023-07-05 22:16:57 +0200220 pinctrl: pinctrl@fffff400 {
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000221 #address-cells = <1>;
222 #size-cells = <1>;
223 compatible = "microchip,sam9x60-pinctrl", "simple-bus";
224 ranges = <0xfffff400 0xfffff400 0x800>;
225 reg = <0xfffff400 0x200 /* pioA */
226 0xfffff600 0x200 /* pioB */
227 0xfffff800 0x200 /* pioC */
228 0xfffffa00 0x200>; /* pioD */
229
230 /* shared pinctrl settings */
231 dbgu {
232 pinctrl_dbgu: dbgu-0 {
233 atmel,pins =
234 <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
Alexander Dahl35112772023-07-05 22:16:57 +0200235 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000236 };
237 };
238
Nicolas Ferred7d06bf2019-09-27 13:08:48 +0000239 macb0 {
240 pinctrl_macb0_rmii: macb0_rmii-0 {
241 atmel,pins =
242 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
243 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
244 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A */
245 AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
246 AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
247 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A */
248 AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
249 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
250 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
251 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A */
252 };
253 };
254
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000255 sdhci0 {
256 pinctrl_sdhci0: sdhci0 {
257 atmel,pins =
Eugen Hristev1079bfe2020-11-09 17:35:01 +0200258 <AT91_PIOA 17 AT91_PERIPH_A
259 (AT91_PINCTRL_DRIVE_STRENGTH_HI | AT91_PINCTRL_SLEWRATE_ENA) /* PA17 CK periph A with pullup */
260 AT91_PIOA 16 AT91_PERIPH_A
261 (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI | AT91_PINCTRL_SLEWRATE_ENA) /* PA16 CMD periph A with pullup */
262 AT91_PIOA 15 AT91_PERIPH_A
263 (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI | AT91_PINCTRL_SLEWRATE_ENA) /* PA15 DAT0 periph A */
264 AT91_PIOA 18 AT91_PERIPH_A
265 (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI | AT91_PINCTRL_SLEWRATE_ENA) /* PA18 DAT1 periph A with pullup */
266 AT91_PIOA 19 AT91_PERIPH_A
267 (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI | AT91_PINCTRL_SLEWRATE_ENA) /* PA19 DAT2 periph A with pullup */
268 AT91_PIOA 20 AT91_PERIPH_A
269 (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI | AT91_PINCTRL_SLEWRATE_ENA)>; /* PA20 DAT3 periph A with pullup */
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000270 };
271 };
Mihai Sainc31c8782022-12-23 08:47:17 +0200272
273 sdhci1 {
274 pinctrl_sdhci1: sdhci1 {
275 atmel,pins =
276 <AT91_PIOA 13 AT91_PERIPH_B (AT91_PINCTRL_DRIVE_STRENGTH_HI) /* PA13 CK periph B */
277 AT91_PIOA 12 AT91_PERIPH_B (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI) /* PA12 CMD periph B with pullup */
278 AT91_PIOA 11 AT91_PERIPH_B (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI) /* PA11 DAT0 periph B with pullup */
279 AT91_PIOA 2 AT91_PERIPH_B (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI) /* PA2 DAT1 periph B with pullup */
280 AT91_PIOA 3 AT91_PERIPH_B (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI) /* PA3 DAT2 periph B with pullup */
281 AT91_PIOA 4 AT91_PERIPH_B (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DRIVE_STRENGTH_HI)>; /* PA4 DAT3 periph B with pullup */
282 };
283 };
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000284 };
285
286 pioA: gpio@fffff400 {
287 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
288 reg = <0xfffff400 0x200>;
289 #gpio-cells = <2>;
290 gpio-controller;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300291 clocks = <&pmc PMC_TYPE_PERIPHERAL 2>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000292 };
293
294 pioB: gpio@fffff600 {
295 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
296 reg = <0xfffff600 0x200>;
297 #gpio-cells = <2>;
298 gpio-controller;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300299 clocks = <&pmc PMC_TYPE_PERIPHERAL 3>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000300 };
301
Mihai Sain48386122021-10-27 10:28:35 +0300302 pioC: gpio@fffff800 {
303 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
304 reg = <0xfffff800 0x200>;
305 #gpio-cells = <2>;
306 gpio-controller;
307 clocks = <&pmc PMC_TYPE_PERIPHERAL 4>;
308 };
309
Eugen Hristev94b65ea2019-09-30 07:28:58 +0000310 pioD: gpio@fffffa00 {
311 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
312 reg = <0xfffffa00 0x200>;
313 #gpio-cells = <2>;
314 gpio-controller;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300315 clocks = <&pmc PMC_TYPE_PERIPHERAL 44>;
Eugen Hristev94b65ea2019-09-30 07:28:58 +0000316 };
317
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000318 pmc: pmc@fffffc00 {
Claudiu Beznea562a8642020-10-07 18:17:12 +0300319 compatible = "microchip,sam9x60-pmc";
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000320 reg = <0xfffffc00 0x200>;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300321 #clock-cells = <2>;
322 clocks = <&clk32 1>, <&clk32 0>, <&main_xtal>, <&main_rc>;
323 clock-names = "td_slck", "md_slck", "main_xtal", "main_rc";
324 status = "okay";
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000325 };
326
Sergiu Mogab60e9772022-04-01 12:27:23 +0300327 reset_controller: rstc@fffffe00 {
328 compatible = "microchip,sam9x60-rstc";
329 reg = <0xfffffe00 0x10>;
330 clocks = <&clk32 0>;
331 };
332
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000333 pit: timer@fffffe40 {
334 compatible = "atmel,at91sam9260-pit";
335 reg = <0xfffffe40 0x10>;
Claudiu Beznea562a8642020-10-07 18:17:12 +0300336 clocks = <&pmc PMC_TYPE_CORE 11>; /* ID_MCK. */
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000337 };
338
Claudiu Bezneaea2d4962020-10-07 18:17:11 +0300339 clk32: sckc@fffffe50 {
340 compatible = "microchip,sam9x60-sckc";
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000341 reg = <0xfffffe50 0x4>;
Claudiu Bezneaea2d4962020-10-07 18:17:11 +0300342 clocks = <&slow_rc_osc>, <&slow_xtal>;
343 #clock-cells = <1>;
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000344 };
345 };
346 };
Eugen Hristev94b65ea2019-09-30 07:28:58 +0000347
348 onewire_tm: onewire {
349 compatible = "w1-gpio";
350 status = "disabled";
351 };
Sandeep Sheriker Mallikarjun976c2dc2019-09-27 13:08:45 +0000352};