blob: cacd799aa212f3edb82eb3689c42d0c01da3716a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Srinath714194e2011-04-18 17:40:35 -04002/*
3 * am3517_crane.h - Default configuration for AM3517 CraneBoard.
4 *
5 * Author: Srinath.R <srinath@mistralsolutions.com>
6 *
7 * Based on include/configs/am3517evm.h
8 *
9 * Copyright (C) 2011 Mistral Solutions pvt Ltd
Srinath714194e2011-04-18 17:40:35 -040010 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
Srinath714194e2011-04-18 17:40:35 -040018
19#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050020#include <asm/arch/omap.h>
Srinath714194e2011-04-18 17:40:35 -040021
Srinath714194e2011-04-18 17:40:35 -040022/* Clock Defines */
23#define V_OSCK 26000000 /* Clock output from T2 */
24#define V_SCLK (V_OSCK >> 1)
25
Srinath714194e2011-04-18 17:40:35 -040026#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
27#define CONFIG_SETUP_MEMORY_TAGS 1
28#define CONFIG_INITRD_TAG 1
29#define CONFIG_REVISION_TAG 1
30
31/*
32 * Size of malloc() pool
33 */
Srinath714194e2011-04-18 17:40:35 -040034#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
35 /* initial data */
36/*
37 * DDR related
38 */
Srinath714194e2011-04-18 17:40:35 -040039#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
40
41/*
42 * Hardware drivers
43 */
44
45/*
46 * NS16550 Configuration
47 */
48#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
49
Srinath714194e2011-04-18 17:40:35 -040050#define CONFIG_SYS_NS16550_SERIAL
51#define CONFIG_SYS_NS16550_REG_SIZE (-4)
52#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
53
54/*
55 * select serial console configuration
56 */
Srinath714194e2011-04-18 17:40:35 -040057#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
Srinath714194e2011-04-18 17:40:35 -040058
59/* allow to overwrite serial and ethaddr */
60#define CONFIG_ENV_OVERWRITE
Srinath714194e2011-04-18 17:40:35 -040061#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
62 115200}
Srinath714194e2011-04-18 17:40:35 -040063
64/*
65 * USB configuration
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020066 * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
67 * Enable CONFIG_USB_MUSB_UDC for Device functionalities.
Srinath714194e2011-04-18 17:40:35 -040068 */
Srinath714194e2011-04-18 17:40:35 -040069
70#ifdef CONFIG_USB_AM35X
71
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020072#ifdef CONFIG_USB_MUSB_HCD
Srinath714194e2011-04-18 17:40:35 -040073
Srinath714194e2011-04-18 17:40:35 -040074#ifdef CONFIG_USB_KEYBOARD
Srinath714194e2011-04-18 17:40:35 -040075#define CONFIG_PREBOOT "usb start"
76#endif /* CONFIG_USB_KEYBOARD */
77
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020078#endif /* CONFIG_USB_MUSB_HCD */
Srinath714194e2011-04-18 17:40:35 -040079
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020080#ifdef CONFIG_USB_MUSB_UDC
Srinath714194e2011-04-18 17:40:35 -040081/* USB device configuration */
82#define CONFIG_USB_DEVICE 1
83#define CONFIG_USB_TTY 1
Srinath714194e2011-04-18 17:40:35 -040084/* Change these to suit your needs */
85#define CONFIG_USBD_VENDORID 0x0451
86#define CONFIG_USBD_PRODUCTID 0x5678
87#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
88#define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020089#endif /* CONFIG_USB_MUSB_UDC */
Srinath714194e2011-04-18 17:40:35 -040090
91#endif /* CONFIG_USB_AM35X */
92
Heiko Schocherf53f2b82013-10-22 11:03:18 +020093#define CONFIG_SYS_I2C
Srinath714194e2011-04-18 17:40:35 -040094
Srinath714194e2011-04-18 17:40:35 -040095/*
96 * Board NAND Info.
97 */
Srinath714194e2011-04-18 17:40:35 -040098#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
99 /* to access */
100 /* nand at CS0 */
101
102#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
103 /* NAND devices */
Srinath714194e2011-04-18 17:40:35 -0400104
105#define CONFIG_JFFS2_NAND
106/* nand device jffs2 lives on */
107#define CONFIG_JFFS2_DEV "nand0"
108/* start of jffs2 partition */
109#define CONFIG_JFFS2_PART_OFFSET 0x680000
110#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
111
112/* Environment information */
Srinath714194e2011-04-18 17:40:35 -0400113
Joe Hershbergere4da2482011-10-13 13:03:48 +0000114#define CONFIG_BOOTFILE "uImage"
Srinath714194e2011-04-18 17:40:35 -0400115
116#define CONFIG_EXTRA_ENV_SETTINGS \
117 "loadaddr=0x82000000\0" \
118 "console=ttyS2,115200n8\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400119 "mmcdev=0\0" \
Srinath714194e2011-04-18 17:40:35 -0400120 "mmcargs=setenv bootargs console=${console} " \
121 "root=/dev/mmcblk0p2 rw " \
122 "rootfstype=ext3 rootwait\0" \
123 "nandargs=setenv bootargs console=${console} " \
124 "root=/dev/mtdblock4 rw " \
125 "rootfstype=jffs2\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400126 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Srinath714194e2011-04-18 17:40:35 -0400127 "bootscript=echo Running bootscript from mmc ...; " \
128 "source ${loadaddr}\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400129 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Srinath714194e2011-04-18 17:40:35 -0400130 "mmcboot=echo Booting from mmc ...; " \
131 "run mmcargs; " \
132 "bootm ${loadaddr}\0" \
133 "nandboot=echo Booting from nand ...; " \
134 "run nandargs; " \
135 "nand read ${loadaddr} 280000 400000; " \
136 "bootm ${loadaddr}\0" \
137
138#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000139 "mmc dev ${mmcdev}; if mmc rescan; then " \
Srinath714194e2011-04-18 17:40:35 -0400140 "if run loadbootscript; then " \
141 "run bootscript; " \
142 "else " \
143 "if run loaduimage; then " \
144 "run mmcboot; " \
145 "else run nandboot; " \
146 "fi; " \
147 "fi; " \
148 "else run nandboot; fi"
149
Srinath714194e2011-04-18 17:40:35 -0400150/*
151 * Miscellaneous configurable options
152 */
Srinath714194e2011-04-18 17:40:35 -0400153#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Srinath714194e2011-04-18 17:40:35 -0400154#define CONFIG_SYS_MAXARGS 32 /* max number of command */
155 /* args */
Srinath714194e2011-04-18 17:40:35 -0400156/* memtest works on */
157#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
158#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
159 0x01F00000) /* 31MB */
160
161#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
162 /* address */
163
164/*
165 * AM3517 has 12 GP timers, they can be driven by the system clock
166 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
167 * This rate is divided by a local divisor.
168 */
169#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
170#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Srinath714194e2011-04-18 17:40:35 -0400171
172/*-----------------------------------------------------------------------
Srinath714194e2011-04-18 17:40:35 -0400173 * Physical Memory Map
174 */
Srinath714194e2011-04-18 17:40:35 -0400175#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Srinath714194e2011-04-18 17:40:35 -0400176#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
177
Srinath714194e2011-04-18 17:40:35 -0400178/*-----------------------------------------------------------------------
179 * FLASH and environment organization
180 */
181
182/* **** PISMO SUPPORT *** */
Srinath714194e2011-04-18 17:40:35 -0400183#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
184 /* on one chip */
185#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
186#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
187
pekon gupta0a9ec452014-07-18 17:59:41 +0530188#define CONFIG_SYS_FLASH_BASE NAND_BASE
Srinath714194e2011-04-18 17:40:35 -0400189
190/* Monitor at start of flash */
191#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
192
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400193#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
Adam Ford6b1c1652017-09-04 21:08:02 -0500194#define CONFIG_ENV_ADDR 0x260000
Srinath714194e2011-04-18 17:40:35 -0400195
196/*-----------------------------------------------------------------------
197 * CFI FLASH driver setup
198 */
199/* timeout values are in ticks */
200#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
201#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
202
203/* Flash banks JFFS2 should use */
204#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
205 CONFIG_SYS_MAX_NAND_DEVICE)
206#define CONFIG_SYS_JFFS2_MEM_NAND
207/* use flash_info[2] */
208#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
209#define CONFIG_SYS_JFFS2_NUM_BANKS 1
210
Srinath714194e2011-04-18 17:40:35 -0400211#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
212#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
213#define CONFIG_SYS_INIT_RAM_SIZE 0x800
214#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
215 CONFIG_SYS_INIT_RAM_SIZE - \
216 GENERATED_GBL_DATA_SIZE)
Tom Rini9e341852011-11-18 12:48:11 +0000217
218/* Defines for SPL */
Tom Rinicfff4aa2016-08-26 13:30:43 -0400219#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
220 CONFIG_SPL_TEXT_BASE)
Tom Rini9e341852011-11-18 12:48:11 +0000221
222#define CONFIG_SPL_BSS_START_ADDR 0x80000000
223#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
224
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100225#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200226#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Tom Rini9e341852011-11-18 12:48:11 +0000227
Scott Woodc352a0c2012-09-20 19:09:07 -0500228#define CONFIG_SPL_NAND_BASE
229#define CONFIG_SPL_NAND_DRIVERS
230#define CONFIG_SPL_NAND_ECC
Tom Rini9e341852011-11-18 12:48:11 +0000231
232/* NAND boot config */
233#define CONFIG_SYS_NAND_5_ADDR_CYCLE
234#define CONFIG_SYS_NAND_PAGE_COUNT 64
235#define CONFIG_SYS_NAND_PAGE_SIZE 2048
236#define CONFIG_SYS_NAND_OOBSIZE 64
237#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
238#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
239#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
240 10, 11, 12, 13}
241#define CONFIG_SYS_NAND_ECCSIZE 512
242#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530243#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Tom Rini9e341852011-11-18 12:48:11 +0000244#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
245#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
246
247/*
248 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
249 * 64 bytes before this address should be set aside for u-boot.img's
250 * header. That is 0x800FFFC0--0x80100000 should not be used for any
251 * other needs.
252 */
Tom Rini9e341852011-11-18 12:48:11 +0000253#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
254#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
255
Srinath714194e2011-04-18 17:40:35 -0400256#endif /* __CONFIG_H */