blob: 248431b9bc58ecf60f6d3563ec3954ee9ca28bb5 [file] [log] [blame]
Sascha Hauer1a7676f2008-03-26 20:40:42 +01001/*
2 * (C) Copyright 2007
3 * Sascha Hauer, Pengutronix
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
Stefano Babic78129d92011-03-14 15:43:56 +010025#include <asm/arch/imx-regs.h>
Stefano Babic43dc3f02011-07-13 14:34:52 +020026#include <asm/arch/clock.h>
Stefano Babic6272c7e2010-10-06 08:59:26 +020027#include <asm/io.h>
Sascha Hauer1a7676f2008-03-26 20:40:42 +010028
29static u32 mx31_decode_pll(u32 reg, u32 infreq)
30{
31 u32 mfi = (reg >> 10) & 0xf;
Jens Gehrlein23602162008-07-04 16:50:05 +020032 u32 mfn = reg & 0x3ff;
33 u32 mfd = (reg >> 16) & 0x3ff;
Sascha Hauer1a7676f2008-03-26 20:40:42 +010034 u32 pd = (reg >> 26) & 0xf;
35
36 mfi = mfi <= 5 ? 5 : mfi;
37 mfd += 1;
38 pd += 1;
39
40 return ((2 * (infreq >> 10) * (mfi * mfd + mfn)) /
41 (mfd * pd)) << 10;
42}
43
Guennadi Liakhovetski08601a62008-05-08 10:09:27 +020044static u32 mx31_get_mpl_dpdgck_clk(void)
Sascha Hauer1a7676f2008-03-26 20:40:42 +010045{
46 u32 infreq;
47
48 if ((__REG(CCM_CCMR) & CCMR_PRCS_MASK) == CCMR_FPM)
49 infreq = CONFIG_MX31_CLK32 * 1024;
50 else
51 infreq = CONFIG_MX31_HCLK_FREQ;
52
53 return mx31_decode_pll(__REG(CCM_MPCTL), infreq);
54}
55
Guennadi Liakhovetski08601a62008-05-08 10:09:27 +020056static u32 mx31_get_mcu_main_clk(void)
Sascha Hauer1a7676f2008-03-26 20:40:42 +010057{
58 /* For now we assume mpl_dpdgck_clk == mcu_main_clk
59 * which should be correct for most boards
60 */
61 return mx31_get_mpl_dpdgck_clk();
62}
63
Stefano Babic43dc3f02011-07-13 14:34:52 +020064static u32 mx31_get_ipg_clk(void)
Sascha Hauer1a7676f2008-03-26 20:40:42 +010065{
66 u32 freq = mx31_get_mcu_main_clk();
67 u32 pdr0 = __REG(CCM_PDR0);
68
69 freq /= ((pdr0 >> 3) & 0x7) + 1;
70 freq /= ((pdr0 >> 6) & 0x3) + 1;
71
72 return freq;
73}
74
75void mx31_dump_clocks(void)
76{
77 u32 cpufreq = mx31_get_mcu_main_clk();
78 printf("mx31 cpu clock: %dMHz\n",cpufreq / 1000000);
79 printf("ipg clock : %dHz\n", mx31_get_ipg_clk());
80}
81
Stefano Babic43dc3f02011-07-13 14:34:52 +020082unsigned int mxc_get_clock(enum mxc_clock clk)
83{
84 switch (clk) {
85 case MXC_ARM_CLK:
86 return mx31_get_mcu_main_clk();
87 case MXC_IPG_CLK:
88 case MXC_CSPI_CLK:
89 case MXC_UART_CLK:
90 return mx31_get_ipg_clk();
91 }
92 return -1;
93}
94
95u32 imx_get_uartclk(void)
96{
97 return mxc_get_clock(MXC_UART_CLK);
98}
99
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100100void mx31_gpio_mux(unsigned long mode)
101{
102 unsigned long reg, shift, tmp;
103
Magnus Lilja532c1582008-08-03 21:44:10 +0200104 reg = IOMUXC_BASE + (mode & 0x1fc);
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100105 shift = (~mode & 0x3) * 8;
106
107 tmp = __REG(reg);
108 tmp &= ~(0xff << shift);
Magnus Lilja532c1582008-08-03 21:44:10 +0200109 tmp |= ((mode >> IOMUX_MODE_POS) & 0xff) << shift;
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100110 __REG(reg) = tmp;
111}
112
Stefano Babic6272c7e2010-10-06 08:59:26 +0200113void mx31_set_pad(enum iomux_pins pin, u32 config)
114{
Stefano Babic5f09b922010-10-19 20:19:13 +0200115 u32 field, l, reg;
Stefano Babic6272c7e2010-10-06 08:59:26 +0200116
117 pin &= IOMUX_PADNUM_MASK;
118 reg = (IOMUXC_BASE + 0x154) + (pin + 2) / 3 * 4;
119 field = (pin + 2) % 3;
120
Stefano Babic5f09b922010-10-19 20:19:13 +0200121 l = __REG(reg);
Stefano Babic6272c7e2010-10-06 08:59:26 +0200122 l &= ~(0x1ff << (field * 10));
123 l |= config << (field * 10);
Stefano Babic5f09b922010-10-19 20:19:13 +0200124 __REG(reg) = l;
Stefano Babic6272c7e2010-10-06 08:59:26 +0200125
126}
127
Fabio Estevam939b9782011-04-11 16:18:12 +0000128struct mx3_cpu_type mx31_cpu_type[] = {
Stefano Babic7f5a0262011-04-29 08:56:27 +0200129 { .srev = 0x00, .v = 0x10 },
130 { .srev = 0x10, .v = 0x11 },
131 { .srev = 0x11, .v = 0x11 },
132 { .srev = 0x12, .v = 0x1F },
133 { .srev = 0x13, .v = 0x1F },
134 { .srev = 0x14, .v = 0x12 },
135 { .srev = 0x15, .v = 0x12 },
136 { .srev = 0x28, .v = 0x20 },
137 { .srev = 0x29, .v = 0x20 },
Fabio Estevam939b9782011-04-11 16:18:12 +0000138};
139
Stefano Babic7f5a0262011-04-29 08:56:27 +0200140u32 get_cpu_rev(void)
Fabio Estevam939b9782011-04-11 16:18:12 +0000141{
142 u32 i, srev;
143
144 /* read SREV register from IIM module */
145 struct iim_regs *iim = (struct iim_regs *)MX31_IIM_BASE_ADDR;
146 srev = readl(&iim->iim_srev);
147
148 for (i = 0; i < ARRAY_SIZE(mx31_cpu_type); i++)
149 if (srev == mx31_cpu_type[i].srev)
150 return mx31_cpu_type[i].v;
Stefano Babic7f5a0262011-04-29 08:56:27 +0200151
152 return srev | 0x8000;
Fabio Estevam939b9782011-04-11 16:18:12 +0000153}
154
Stefano Babicbd94dd22011-05-17 13:45:41 +0200155static char *get_reset_cause(void)
Fabio Estevam2b0fa452011-04-18 07:38:11 +0000156{
157 /* read RCSR register from CCM module */
158 struct clock_control_regs *ccm =
159 (struct clock_control_regs *)CCM_BASE;
160
161 u32 cause = readl(&ccm->rcsr) & 0x07;
162
163 switch (cause) {
164 case 0x0000:
165 return "POR";
Fabio Estevam2b0fa452011-04-18 07:38:11 +0000166 case 0x0001:
167 return "RST";
Fabio Estevam2b0fa452011-04-18 07:38:11 +0000168 case 0x0002:
169 return "WDOG";
Fabio Estevam2b0fa452011-04-18 07:38:11 +0000170 case 0x0006:
171 return "JTAG";
Fabio Estevam2b0fa452011-04-18 07:38:11 +0000172 default:
173 return "unknown reset";
174 }
175}
176
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100177#if defined(CONFIG_DISPLAY_CPUINFO)
178int print_cpuinfo (void)
179{
Stefano Babic7f5a0262011-04-29 08:56:27 +0200180 u32 srev = get_cpu_rev();
181
182 printf("CPU: Freescale i.MX31 rev %d.%d%s at %d MHz.",
183 (srev & 0xF0) >> 4, (srev & 0x0F),
184 ((srev & 0x8000) ? " unknown" : ""),
185 mx31_get_mcu_main_clk() / 1000000);
Fabio Estevam2b0fa452011-04-18 07:38:11 +0000186 printf("Reset cause: %s\n", get_reset_cause());
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100187 return 0;
188}
189#endif