blob: 586a2e8f05a1ff9e98559acadc59b6ee39def541 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Simon Glass71606de2016-03-11 22:07:18 -07002/*
3 * Copyright (c) 2016 Google, Inc
4 *
Simon Glass71606de2016-03-11 22:07:18 -07005 * Based on code from coreboot src/soc/intel/broadwell/cpu.c
6 */
7
8#include <common.h>
9#include <dm.h>
10#include <cpu.h>
11#include <asm/cpu.h>
12#include <asm/cpu_x86.h>
13#include <asm/cpu_common.h>
14#include <asm/intel_regs.h>
Simon Glass412f11b2019-04-25 21:58:50 -060015#include <asm/lpc_common.h>
Simon Glass71606de2016-03-11 22:07:18 -070016#include <asm/msr.h>
Simon Glass412f11b2019-04-25 21:58:50 -060017#include <asm/pci.h>
Simon Glass71606de2016-03-11 22:07:18 -070018#include <asm/post.h>
19#include <asm/turbo.h>
20#include <asm/arch/cpu.h>
21#include <asm/arch/pch.h>
22#include <asm/arch/rcb.h>
23
Simon Glass71606de2016-03-11 22:07:18 -070024int arch_cpu_init_dm(void)
25{
26 struct udevice *dev;
27 int ret;
28
29 /* Start up the LPC so we have serial */
30 ret = uclass_first_device(UCLASS_LPC, &dev);
31 if (ret)
32 return ret;
33 if (!dev)
34 return -ENODEV;
35 ret = cpu_set_flex_ratio_to_tdp_nominal();
36 if (ret)
37 return ret;
38
39 return 0;
40}
41
42void set_max_freq(void)
43{
44 msr_t msr, perf_ctl, platform_info;
45
46 /* Check for configurable TDP option */
47 platform_info = msr_read(MSR_PLATFORM_INFO);
48
49 if ((platform_info.hi >> 1) & 3) {
50 /* Set to nominal TDP ratio */
51 msr = msr_read(MSR_CONFIG_TDP_NOMINAL);
52 perf_ctl.lo = (msr.lo & 0xff) << 8;
53 } else {
54 /* Platform Info bits 15:8 give max ratio */
55 msr = msr_read(MSR_PLATFORM_INFO);
56 perf_ctl.lo = msr.lo & 0xff00;
57 }
58
59 perf_ctl.hi = 0;
Simon Glass76ae0272019-09-25 08:56:35 -060060 msr_write(MSR_IA32_PERF_CTL, perf_ctl);
Simon Glass71606de2016-03-11 22:07:18 -070061
62 debug("CPU: frequency set to %d MHz\n",
Simon Glass4347d832019-09-25 08:56:37 -060063 ((perf_ctl.lo >> 8) & 0xff) * INTEL_BCLK_MHZ);
Simon Glass71606de2016-03-11 22:07:18 -070064}
65
66int arch_cpu_init(void)
67{
68 post_code(POST_CPU_INIT);
69
Simon Glass42bf3b92019-09-25 08:11:40 -060070#ifdef CONFIG_TPL
71 /* Do a mini-init if TPL has already done the full init */
72 return x86_cpu_reinit_f();
73#else
Simon Glass71606de2016-03-11 22:07:18 -070074 return x86_cpu_init_f();
Simon Glass42bf3b92019-09-25 08:11:40 -060075#endif
Simon Glass71606de2016-03-11 22:07:18 -070076}
77
Simon Glassee7c36f2017-03-28 10:27:30 -060078int checkcpu(void)
Simon Glass71606de2016-03-11 22:07:18 -070079{
Simon Glass71606de2016-03-11 22:07:18 -070080 int ret;
81
82 set_max_freq();
83
84 ret = cpu_common_init();
85 if (ret)
86 return ret;
87 gd->arch.pei_boot_mode = PEI_BOOT_NONE;
88
Simon Glassee7c36f2017-03-28 10:27:30 -060089 return 0;
90}
91
92int print_cpuinfo(void)
93{
94 char processor_name[CPU_MAX_NAME_LEN];
95 const char *name;
96
Simon Glass71606de2016-03-11 22:07:18 -070097 /* Print processor name */
98 name = cpu_get_name(processor_name);
99 printf("CPU: %s\n", name);
100
101 return 0;
102}
103
Simon Glass412f11b2019-04-25 21:58:50 -0600104void board_debug_uart_init(void)
105{
Simon Glass412f11b2019-04-25 21:58:50 -0600106 /* com1 / com2 decode range */
Simon Glassa5464582019-08-31 21:23:18 -0600107 pci_x86_write_config(PCH_DEV_LPC, LPC_IO_DEC, 1 << 4, PCI_SIZE_16);
Simon Glass412f11b2019-04-25 21:58:50 -0600108
Simon Glassa5464582019-08-31 21:23:18 -0600109 pci_x86_write_config(PCH_DEV_LPC, LPC_EN, COMA_LPC_EN, PCI_SIZE_16);
Simon Glass412f11b2019-04-25 21:58:50 -0600110}