blob: 4d4469c88439d1a4a53d11f4c9a7212d625f3c76 [file] [log] [blame]
Linus Walleij74771392015-03-09 10:53:21 +01001if ARM64
2
Andre Przywara4eecab72018-07-25 00:57:01 +01003config ARMV8_SPL_EXCEPTION_VECTORS
4 bool "Install crash dump exception vectors"
5 depends on SPL
Andre Przywara4eecab72018-07-25 00:57:01 +01006 help
7 The default exception vector table is only used for the crash
8 dump, but still takes quite a lot of space in the image size.
9
10 Say N here if you are running out of code space in the image
11 and want to save some space at the cost of less debugging info.
12
Linus Walleij74771392015-03-09 10:53:21 +010013config ARMV8_MULTIENTRY
Masahiro Yamada78cd22a2016-08-12 10:26:50 +090014 bool "Enable multiple CPUs to enter into U-Boot"
Linus Walleij74771392015-03-09 10:53:21 +010015
Mingkai Hu553d4052017-01-06 17:41:10 +080016config ARMV8_SET_SMPEN
17 bool "Enable data coherency with other cores in cluster"
18 help
19 Say Y here if there is not any trust firmware to set
20 CPUECTLR_EL1.SMPEN bit before U-Boot.
21
22 For A53, it enables data coherency with other cores in the
23 cluster, and for A57/A72, it enables receiving of instruction
24 cache and TLB maintenance operations.
25 Cortex A53/57/72 cores require CPUECTLR_EL1.SMPEN set even
26 for single core systems. Unfortunately write access to this
27 register may be controlled by EL3/EL2 firmware. To be more
28 precise, by default (if there is EL2/EL3 firmware running)
29 this register is RO for NS EL1.
30 This switch can be used to avoid writing to CPUECTLR_EL1,
31 it can be safely enabled when EL2/EL3 initialized SMPEN bit
32 or when CPU implementation doesn't include that register.
33
Tom Rini38423232022-03-11 09:11:58 -050034config ARMV8_SWITCH_TO_EL1
35 bool "Enable switching to running in EL1"
36 help
37 In some circumstances we need to switch to running in EL1.
38 Enable this option to have U-Boot switch to EL1.
39
Masahiro Yamada2663cd62016-06-27 19:31:05 +090040config ARMV8_SPIN_TABLE
41 bool "Support spin-table enable method"
42 depends on ARMV8_MULTIENTRY && OF_LIBFDT
43 help
44 Say Y here to support "spin-table" enable method for booting Linux.
45
46 To use this feature, you must do:
47 - Specify enable-method = "spin-table" in each CPU node in the
48 Device Tree you are using to boot the kernel
Masahiro Yamada04379f02017-01-20 18:04:43 +090049 - Bring secondary CPUs into U-Boot proper in a board specific
50 manner. This must be done *after* relocation. Otherwise, the
51 secondary CPUs will spin in unprotected memory area because the
52 master CPU protects the relocated spin code.
Masahiro Yamada2663cd62016-06-27 19:31:05 +090053
54 U-Boot automatically does:
55 - Set "cpu-release-addr" property of each CPU node
56 (overwrites it if already exists).
57 - Reserve the code for the spin-table and the release address
58 via a /memreserve/ region in the Device Tree.
59
Hou Zhiqiang2498c232017-01-16 17:31:47 +080060menu "ARMv8 secure monitor firmware"
61config ARMV8_SEC_FIRMWARE_SUPPORT
62 bool "Enable ARMv8 secure monitor firmware framework support"
Hou Zhiqiang2498c232017-01-16 17:31:47 +080063 select FIT
Michal Simek7e7ba3b2018-07-23 15:55:15 +020064 select OF_LIBFDT
Hou Zhiqiang2498c232017-01-16 17:31:47 +080065 help
66 This framework is aimed at making secure monitor firmware load
67 process brief.
68 Note: Only FIT format image is supported.
69 You should prepare and provide the below information:
70 - Address of secure firmware.
71 - Address to hold the return address from secure firmware.
72 - Secure firmware FIT image related information.
Thomas Hebb1dbd3d12019-11-10 08:23:15 -080073 Such as: SEC_FIRMWARE_FIT_IMAGE and SEC_FIRMWARE_FIT_CNF_NAME
Hou Zhiqiang2498c232017-01-16 17:31:47 +080074 - The target exception level that secure monitor firmware will
75 return to.
76
77config SPL_ARMV8_SEC_FIRMWARE_SUPPORT
78 bool "Enable ARMv8 secure monitor firmware framework support for SPL"
Hou Zhiqiang2498c232017-01-16 17:31:47 +080079 select SPL_FIT
Michal Simek7e7ba3b2018-07-23 15:55:15 +020080 select SPL_OF_LIBFDT
Hou Zhiqiang2498c232017-01-16 17:31:47 +080081 help
82 Say Y here to support this framework in SPL phase.
83
Peng Fan617fc292020-05-05 20:28:41 +080084config SPL_RECOVER_DATA_SECTION
85 bool "save/restore SPL data section"
86 help
87 Say Y here to save SPL data section for cold boot, and restore
88 at warm boot in SPL phase.
89
Hou Zhiqiang6be115d2017-01-16 17:31:48 +080090config SEC_FIRMWARE_ARMV8_PSCI
91 bool "PSCI implementation in secure monitor firmware"
92 depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT
93 help
94 This config enables the ARMv8 PSCI implementation in secure monitor
95 firmware. This is a private PSCI implementation and different from
96 those implemented under the common ARMv8 PSCI framework.
97
Hou Zhiqiang2498c232017-01-16 17:31:47 +080098config ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT
99 bool "ARMv8 secure monitor firmware ERET address byteorder swap"
100 depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT
101 help
102 Say Y here when the endianness of the register or memory holding the
103 Secure firmware exception return address is different with core's.
104
105endmenu
106
Alexander Graf68a14f72016-08-16 21:08:48 +0200107config PSCI_RESET
108 bool "Use PSCI for reset and shutdown"
109 default y
Heinrich Schuchardt26f09d02018-10-18 12:29:40 +0200110 select ARM_SMCCC if OF_CONTROL
Mark Kettenis5d2e3542021-12-21 17:31:50 +0100111 depends on !ARCH_APPLE && !ARCH_BCM283X && !ARCH_EXYNOS7 && \
Tom Rini48425b12021-02-09 08:03:10 -0500112 !TARGET_LS2080AQDS && \
Bhaskar Upadhaya42703812018-01-11 20:03:30 +0530113 !TARGET_LS2080ARDB && !TARGET_LS2080A_EMU && \
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530114 !TARGET_LS1088ARDB && !TARGET_LS1088AQDS && \
Alexander Graf68a14f72016-08-16 21:08:48 +0200115 !TARGET_LS1012ARDB && !TARGET_LS1012AFRDM && \
Bhaskar Upadhaya7fff22a2018-01-11 20:03:31 +0530116 !TARGET_LS1012A2G5RDB && !TARGET_LS1012AQDS && \
Bhaskar Upadhaya5e6f5982018-05-23 11:03:30 +0530117 !TARGET_LS1012AFRWY && \
Yuantian Tang473bbc42019-04-10 16:43:35 +0800118 !TARGET_LS1028ARDB && !TARGET_LS1028AQDS && \
Alexander Graf7a2aa8f2016-11-17 01:02:55 +0100119 !TARGET_LS1043ARDB && !TARGET_LS1043AQDS && \
120 !TARGET_LS1046ARDB && !TARGET_LS1046AQDS && \
Vabhav Sharma51641912019-06-06 12:35:28 +0000121 !TARGET_LS1046AFRWY && \
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000122 !TARGET_LS2081ARDB && !TARGET_LX2160ARDB && \
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530123 !TARGET_LX2160AQDS && !TARGET_LX2162AQDS && \
Tom Rini79d9a962021-02-20 20:05:49 -0500124 !ARCH_UNIPHIER
Alexander Graf68a14f72016-08-16 21:08:48 +0200125 help
126 Most armv8 systems have PSCI support enabled in EL3, either through
127 ARM Trusted Firmware or other firmware.
128
129 On these systems, we do not need to implement system reset manually,
130 but can instead rely on higher level firmware to deal with it.
131
132 Select Y here to make use of PSCI calls for system reset
133
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800134config ARMV8_PSCI
135 bool "Enable PSCI support" if EXPERT
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800136 help
137 PSCI is Power State Coordination Interface defined by ARM.
138 The PSCI in U-boot provides a general framework and each platform
139 can implement their own specific PSCI functions.
140 Say Y here to enable PSCI support on ARMv8 platform.
141
142config ARMV8_PSCI_NR_CPUS
143 int "Maximum supported CPUs for PSCI"
144 depends on ARMV8_PSCI
145 default 4
146 help
147 The maximum number of CPUs supported in the PSCI firmware.
148 It is no problem to set a larger value than the number of CPUs in
149 the actual hardware implementation.
150
macro.wave.z@gmail.com6a66c9b2016-12-08 11:58:24 +0800151config ARMV8_PSCI_CPUS_PER_CLUSTER
152 int "Number of CPUs per cluster"
153 depends on ARMV8_PSCI
154 default 0
155 help
156 The number of CPUs per cluster, suppose each cluster has same number
157 of CPU cores, platforms with asymmetric clusters don't apply here.
158 A value 0 or no definition of it works for single cluster system.
159 System with multi-cluster should difine their own exact value.
160
Chee Hong Ang132567e2018-08-20 10:57:35 -0700161config ARMV8_EA_EL3_FIRST
162 bool "External aborts and SError interrupt exception are taken in EL3"
Chee Hong Ang132567e2018-08-20 10:57:35 -0700163 help
164 Exception handling at all exception levels for External Abort and
165 SError interrupt exception are taken in EL3.
166
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800167if SYS_HAS_ARMV8_SECURE_BASE
168
169config ARMV8_SECURE_BASE
170 hex "Secure address for PSCI image"
171 depends on ARMV8_PSCI
172 help
173 Address for placing the PSCI text, data and stack sections.
174 If not defined, the PSCI sections are placed together with the u-boot
175 but platform can choose to place PSCI code image separately in other
176 places such as some secure RAM built-in SOC etc.
177
178endif
179
Linus Walleij74771392015-03-09 10:53:21 +0100180endif